This application claims priority from European patent application No. 01830820.5, filed Dec. 28, 2001, and U.S. patent application Ser. No. 09/625,112, filed Jul. 25, 2000, now U.S. Pat. No. 6,518,147, issued Feb. 11, 2003.
The present invention relates generally to semiconductor processing, and more particularly to a process for manufacturing an SOI wafer annealing and oxidation of buried channels.
As is known, according to a solution that is currently very widespread in the sector of the microelectronics industry, the substrate of integrated devices is obtained from monocrystalline silicon wafers. In recent years, as an alternative to wafers made of silicon alone, composite wafers have been proposed, namely the so called silicon-on-insulator (SOI) wafers, consisting of two silicon layers, one of which is thinner than the other, separated by a silicon dioxide layer.
However, manufacturing of SOI wafers entails some problems, especially as regards the complexity and cost of the process and the quality of the thinner silicon layer. In fact, this layer is designed to house both high-power and low-power electronic devices, and the presence of crystallographic defects may irreparably impair the efficiency of the devices.
One method for manufacturing SOI wafers that partially tackles the above problems is described in EP-A1 073 112, filed on Jul. 26, 1999 in the name of the present applicant and incorporated by reference.
This method envisages initially forming, in a substrate of semiconductor material, for example monocrystalline silicon, a plurality of trenches which are substantially parallel and are separated from one another by silicon partition walls. In order to open the trenches, the substrate is anisotropically etched using a hard mask, which comprises, for example, a pad oxide layer and a silicon nitride layer.
Subsequently, by isotropically etching silicon, the trenches are widened so as to thin out the partition walls and form cavities which extend beneath the surface of the substrate, which, at this stage, is still protected by the hard mask.
The cavities are then lined with an inhibiting silicon dioxide layer, and the hard mask is removed, thus leaving the surface of the substrate uncovered.
Next, an epitaxial growth is carried out. In this step, the silicon grows on top of the substrate and expands laterally so as to form a uniform epitaxial layer that covers the entrance of the cavities. However, the inhibiting layer prevents silicon from growing inside the cavities, which thus are not filled and form buried channels.
Using a second anisotropic etch, connection trenches are opened, which have a depth such as to reach the cavities. Through the connection trenches, a thermal oxidation step is then performed, so that the partition walls separating the cavities are completely oxidized and the cavities are filled with silicon dioxide. Thereby, a continuous insulating region is formed, which separates the substrate and the epitaxial layer.
The process taught in the above mentioned patent application yields high quality SOI wafers, above all as regards crystallographic properties of the epitaxial layer, but has some limitations.
In fact, the processing steps required for forming the insulating region are numerous and complex and render the manufacturing of the wafers costly. First, during isotropic etching for widening the trenches and forming the cavities, the surface of the substrate must be protected, in particular with the hard mask. The formation of this mask, however, requires at least one oxidation step, one silicon nitride layer deposition step, and one definition step using a further resist mask. The hard mask must moreover be removed through further special steps.
Second, before carrying out the epitaxial growth, the cavities must be lined with the inhibiting layer; otherwise, in fact, the partition walls would get thicker and subsequently could no longer be oxidized completely. In addition, it is necessary to calibrate with precision the width of the inhibiting layer, which is partially removed during removal of the hard mask.
Therefore, an embodiment of the present invention is a process that overcomes the drawbacks of the manufacturing process described above.
For a better understanding of the present invention, a preferred embodiment thereof is now described, purely as a non-limiting example, with reference to the attached drawings, wherein:
The following discussion is presented to enable a person skilled in the art to make and use the invention. Various modifications to the embodiments will be readily apparent to those skilled in the art, and the generic principles herein may be applied to other embodiments and applications without departing from the spirit and scope of the present invention as defined by the appended claims. Thus, the present invention is not intended to be limited to the embodiments shown, but is to be accorded the widest scope consistent with the principles and features disclosed herein.
In
Next, the substrate 2 is etched anisotropically, for example through an STS etch, and deep trenches 5 are opened at the regions left uncovered by the mask 4, as shown in
Next, mask 4 is removed, and an epitaxial growth is performed (
As shown in
After annealing, a second masked trench etching is performed to open in the wafer 1 at least one connection trench 10 having a depth such as to reach all the buried channels 8 and a width greater than the final width S″ of the partition walls 7 (for example, 1 μm). Preferably, the connection trench 10 extends along a closed line and delimits an insulated monocrystalline silicon region 11, intended to subsequently form an active area for accommodating integrated components (
Next, thermal oxidation of the partition walls 7 and of the walls of the connection trench 10 is carried out so as to form a silicon dioxide insulating region 12. The oxygen required is fed to the buried channels 8 through the connection trench 10. In this step, the oxide regions gradually grow at the expense of the silicon regions that form the partition walls 7 and the walls of the connection trench 10. In particular, the partition walls 7 are completely oxidized, by virtue of the width reduction caused by the previous annealing step. As shown in
Next (
The wafer 1 of
According to a different embodiment of the invention, shown in
Next, epitaxial growth and annealing are carried out, as above described. In particular, during the epitaxial growth, the deep trenches 18 are closed, and a deep cavity 19 is formed, while during annealing, the columns 17 are thinned out in a central portion, thus assuming an hourglass shape (
The process is then completed as previously described. In particular, a connection trench 20 is opened, the columns 17 are completely oxidized so as to form an insulating region 21 which delimits an insulated silicon region 22, and the buried cavity 19 is filled with TEOS oxide, thus forming filling regions 23.
The process described herein is extremely simple, at the same time it enables manufacturing of SOI wafers that are free from crystallographic defects. In fact, the required processing steps are not so numerous as in known processes and can be easily included in standard processes for manufacturing integrated devices.
Particularly advantageous is the use of the annealing step, which, according to the described embodiments of the invention, is performed instead of isotropic etching previously used for widening the trenches. The formation of structures, such as walls or columns, delimited by cavities and embedded in the silicon is in itself simple, in so far as it requires only one masked trench etch and one epitaxial growth. The subsequent annealing step allows the surfaces of the buried cavities (buried channels 8 and buried cavity 19) to be modified, widening the latter and reducing the width of the silicon structures (partition walls 7 and columns 17), so that the silicon structures can then be oxidized. The surface of the wafer is not, however, involved and thus does not have to be protected; consequently, all the steps for forming and removing hard masks are eliminated. Also the need for the inhibiting layer is overcome: since the annealing follows epitaxial growth, forming silicon inside the deep trenches 5 (or the communicating trenches 18) is within bearable limits, provided that these deep trenches are not filled completely.
In addition, the atmosphere entrapped inside the buried cavities is the same as used for the epitaxial growth, namely an atmosphere with a high hydrogen concentration. In practice, the annealing step, which normally requires the use of a hydrogen oven, can be performed using a standard thermal process. Furthermore, with a single thermal process it is possible to carry out both annealing and other manufacturing steps that are normally envisaged for manufacturing components and/or integrated circuits; for example, annealing could be carried out simultaneously with the diffusion of a previously implanted doping species.
Finally, it is clear that numerous modifications and variations may be made to the process described and illustrated herein, all falling within the scope of the invention, as defined in the attached claims.
In particular, the process can be used for selectively insulating portions of the wafer. Alternatively, the insulating region may extend throughout the wafer.
Annealing could be carried out even before epitaxial growth. In this case, however, it would be necessary to use a hydrogen oven.
Furthermore, the initial shape of the trenches may be different from the shapes shown herein.
Number | Date | Country | Kind |
---|---|---|---|
01830820 | Dec 2001 | EP | regional |
Number | Name | Date | Kind |
---|---|---|---|
4139442 | Bondur et al. | Feb 1979 | A |
4385975 | Chu et al. | May 1983 | A |
4704186 | Jastrzebski | Nov 1987 | A |
4845048 | Tamaki et al. | Jul 1989 | A |
4888300 | Burton | Dec 1989 | A |
5223450 | Fujino et al. | Jun 1993 | A |
5308786 | Lur et al. | May 1994 | A |
5438015 | Lur et al. | Aug 1995 | A |
5747377 | Wu | May 1998 | A |
5804491 | Ahn | Sep 1998 | A |
5907783 | Kim et al. | May 1999 | A |
6093330 | Chong et al. | Jul 2000 | A |
6165914 | Fang | Dec 2000 | A |
6265742 | Gruening et al. | Jul 2001 | B1 |
6303464 | Gaw et al. | Oct 2001 | B1 |
6342427 | Choi et al. | Jan 2002 | B1 |
6383924 | Farrar et al. | May 2002 | B1 |
6506658 | D'Arrigo et al. | Jan 2003 | B2 |
6512283 | Davies | Jan 2003 | B2 |
6518147 | Villa et al. | Feb 2003 | B1 |
6551937 | Jun et al. | Apr 2003 | B2 |
6551944 | Fallica et al. | Apr 2003 | B1 |
6570217 | Sato et al. | May 2003 | B1 |
6579738 | Farrar et al. | Jun 2003 | B2 |
6582512 | Geusic et al. | Jun 2003 | B2 |
6599771 | Mashio et al. | Jul 2003 | B2 |
6759746 | Davies | Jul 2004 | B1 |
6773616 | Chen et al. | Aug 2004 | B1 |
6790751 | Tsuruta et al. | Sep 2004 | B2 |
7019364 | Sato et al. | Mar 2006 | B1 |
7071073 | Villa et al. | Jul 2006 | B2 |
20030181018 | Geusic et al. | Sep 2003 | A1 |
20050037593 | Delpech et al. | Feb 2005 | A1 |
Number | Date | Country |
---|---|---|
0 223 694 | May 1987 | EP |
0 957 515 | Nov 1999 | EP |
0 996 145 | Apr 2000 | EP |
1 043 770 | Oct 2000 | EP |
1 043 770 | Oct 2000 | EP |
1 067 599 | Jan 2001 | EP |
1 073 112 | Jan 2001 | EP |
1 073 112 | Jan 2001 | EP |
1073112 | Jan 2001 | EP |
1 324 382 | Jul 2003 | EP |
57 160142 | Oct 1982 | JP |
60074452 | Apr 1985 | JP |
WO 02078061 | Oct 2002 | WO |
Number | Date | Country | |
---|---|---|---|
20030168711 A1 | Sep 2003 | US | |
20060017131 A9 | Jan 2006 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09625112 | Jul 2000 | US |
Child | 10327702 | US |