Claims
- 1. In a process for attaching an electronic component hybridized by bumps to an interconnection substrate by means of a first meltable material, the improvement which comprises, contemporaneously with the production of the hybridization bumps on a lower face of the electronic component or substrate by said first meltable material, forming a sealing and mechanical strength ring by:(a) depositing on the interconnection substrate or on the lower face of the electronic component a ring of a second meltable material (b) placing the lower face of the electronic component on the interconnection substrate so as to produce connections between said electronic component and said interconnection substrate by means of the first meltable material and (c) heating the thus formed assembly to a temperature at least equal to the highest melting point of said first and second meltable materials, in order simultaneously to produce (i) hybridization bumps of height (h) of said first material, and (ii) the sealing and mechanical strength ring of the second material, said ring having a height (h) in μm, according to the equation: h>10−2D+αwherein α is a shape coefficient factor and D is a dimension equal to the largest dimension of said electronic component.
- 2. In a process according to claim 1, the improvement wherein the sealing and mechanical strength ring has a height (h) and a width (d) according to the formulas:h>10−2D+αd>10-2D×hh-α.
- 3. In a process according to claim 1, the improvement wherein the second material has an expansion coefficient substantially equal to the expansion coefficient of the first material.
- 4. In a process according to claim 1, the improvement wherein prior to stage (b), the ring is shaped by heating to a temperature at least equal to the melting point of the second material.
- 5. In a process according to claim 1, the improvement wherein the second material and the first meltable material are identical.
- 6. In a process according to claim 1, the improvement wherein the second material ring is placed adjacent the periphery of the space between the electronic component and the interconnection substrate.
- 7. In a process according to claim 1, the improvement wherein stage (a) consists of depositing a preshaped ring of said second material on the interconnection substrate or on the lower face of the electronic component.
- 8. In a process according to claim 1, the improvement wherein the shape coefficient factor (α) is between 0 and 10.
- 9. In a process according to claim 1, the improvement which comprises depositing an attachment material on the substrate and on the electronic component before depositing said second meltable material.
Priority Claims (1)
Number |
Date |
Country |
Kind |
93 06417 |
May 1993 |
FR |
|
Parent Case Info
This application is a continuation-in-part of copending application No. 08/ 553,495 filed on Nov. 28, 1995 International Application PCT/FR94/00620 filed on May 26, 1994 and which designated the U.S. and based on French application no. 93,06317 filed May 28, 1993.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5492863 |
Higgins |
Feb 1996 |
|
6051450 |
Ohsawa et al. |
Apr 2000 |
|
Non-Patent Literature Citations (2)
Entry |
“Flip Chip Encapsulating Resin”, International Interconnection Intelligence Flip Chip Technology Impact Report, Chapter 5-205, 206 Date Unavailable. |
“Microelectronics Packaging Handbook” Tummala et al date unknown; pp. 366-391. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/553495 |
|
US |
Child |
09/298696 |
|
US |