Claims
- 1. A process of forming a semiconductor structure with a relaxed Si1-yGey layer, comprising:
depositing a graded Si1-xGex buffer layer on a first substrate, wherein said Ge concentration x is increased from zero to a value y; depositing a relaxed Si1-yGy layer; introducing ions into said relaxed Si1-yGey layer to define a first heterostructure; bonding said first heterostructure to a second substrate to define a second heterostructure; splitting said second heterostructure in the region of the introduced ions, wherein a top portion of said relaxed Si1-yGey layer remains on said second substrate.
- 2. The process of claim 1 further comprising forming at least one device layer or a plurality of integrated circuit devices, after said step of depositing said relaxed Si1-yGey layer.
- 3. The process of claim 2, wherein said at least one device layer comprises at least one of strained Si, strained Si1-wGew with w≠y, strained Ge, GaAs, AlAs, ZnSe and InGaP.
- 4. The process of claim I further comprising forming an insulating layer before said step of introducing ions.
- 5. The process of claim 1 further comprising planarizing said relaxed Si1-yGey layer, before said step of introducing ions.
- 6. The process of claim 1, wherein said ions comprise hydrogen H+ ions or H2+ ions.
- 7. The process of claim 1 further comprising planarizing said relaxed Si1-yGey layer, after said step of introducing ions.
- 8. The process of claim 1 further comprising cleaning both said first heterostructure and said second substrate, before said step of bonding.
- 9. The process of claim 1, wherein said second heterostructure is split by annealing.
- 10. The process of claim 1, wherein said second heterostructure is split by annealing followed by mechanical force.
- 11. The process of claim 1 further comprising removing the top portion of the remaining of said relaxed Si1-yGey layer, after said step of splitting.
- 12. The process of claim 1 further comprising forming at least one device layer, or a plurality of integrated circuit devices, after said step of splitting.
- 13. The process of claim 12, wherein said at least one device layer comprises at least one of relaxed Si1-yGey, strained Si, strained Si1-wGew, strained Ge, GaAs, AlAs, ZnSe and InGaP.
- 14. The process of claim 1 further comprising re-using the remaining first heterostructure, after said step of splitting.
- 15. The process of claim 1, wherein said first substrate comprises monocrystalline silicon.
- 16. A process of forming a semiconductor layer, comprising:
depositing a graded Si1-xGex buffer layer on a first substrate, said Ge concentration x being increased from zero to 1; depositing a relaxed Ge layer; forming a monocrystalline semiconductor layer including another material whose lattice constant is approximately close to that of Ge; introducing ions into said semiconductor layer to define a first heterostructure; bonding said first heterostructure to a second substrate to define a second heterostructure; splitting said second heterostructure in the region of introduced ions, wherein a top portion of said semiconductor layer remains on said second substrate.
- 17. The process of claim 16, wherein said semiconductor layer comprises one of GaAs, AlAs, ZnSe and InGaP.
- 18. The process of claim 16 further comprising forming at least one device layer or a plurality of integrated circuit devices, after said step of forming said semiconductor layer.
- 19. The process of claim 16 further comprising forming an insulating layer before said step of introducing ions.
- 20. The process of claim 16 further comprising planarizing said semiconductor layer before said step of introducing ions.
- 21. The process of claim 16, wherein said ions comprise hydrogen H+ ions or H2+ ions.
- 22. The process of claim 16, further comprising the step of planarizing said semiconductor layer after said step of introducing ions.
- 23. The process of claim 16 further comprising cleaning both said first heterostructure and said second substrate, before said step of bonding.
- 24. The process of claim 16, wherein said second heterostructure is split by annealing.
- 25. The process of claim 16, wherein said second heterostructure is split by annealing and followed by mechanical force.
- 26. The process of claim 16 further comprising removing the top portion of the remaining of said third semiconductor layer, after said step of splitting.
- 27. The process of claim 16 further comprising forming at least one device layer or a plurality of integrated circuit devices, after said step of splitting.
- 28. The process of claim 16 further comprising re-using the remaining first heterostructure, after said step of splitting.
- 29. The process of claim 16, wherein said first substrate comprises monocrystalline silicon.
- 30. A process of forming a semiconductor structure with a relaxed Si1-zGez layer, comprising:
depositing a graded Si1-xGex buffer layer on a first substrate, said Ge concentration x being increased from zero to a selected value y, and y being less than 0.2; depositing a relaxed Si1-zGez layer, where z is between 0.2 and 0.25; introducing ions into said graded Si1-xGex buffer layer to define a first heterostructure; bonding said first heterostructure to a second substrate to define a second heterostructure; splitting said second heterostructure in the region of introduced ions, wherein the upper portion of first graded Si1-xGex layer and said relaxed Si1-zGez layer remains on said second substrate; and selectively etching the remaining portion of said graded Si1-xGex layer, wherein said relaxed Si1-zGez layer remains on said second substrate.
- 31. The process of claim 30 further comprising forming at least one device layer or a plurality of integrated circuit devices, after said step of forming said relaxed Si1-zGez layer.
- 32. The process of claim 31, wherein said at least one device layer includes one or more of strained Si, strained Si1-wGew with w≠z, and strained Ge.
- 33. The process of claim 30 further comprising forming an insulating layer before said step of introducing ions.
- 34. The process of claim 30 further comprising planarizing said relaxed Si1-zGez layer before said step of introducing ions.
- 35. The process of claim 30, wherein said ions comprise hydrogen H+ ions or H2+ ions.
- 36. The process of claim 30 further comprising planarizing the relaxed Si1-zGez layer after said step of introducing ions.
- 37. The process of claim 30 further comprising cleaning both said first heterostructure and said second substrate, before said step of bonding.
- 38. The process of claim 30, wherein said second heterostructure is split by annealing.
- 39. The process of claim 30 further comprising planarizing said second relaxed Si1-zGez layer after said step of etching.
- 40. The process of claim 30 further comprising forming at least one device layer or a plurality of integrated circuit devices, after said step of etching.
- 41. A process of forming a semiconductor layer, comprising:
depositing a graded Si1-xGex buffer layer on a first substrate, said Ge concentration x being increased from zero to a value y; depositing a relaxed Si1-yGey layer; depositing a strained or defect layer; depositing a relaxed layer; introducing ions into said strained or defect layer to define a first heterostructure; bonding said first heterostructure to a second substrate to define a second heterostructure; and splitting said second heterostructure in the region of the strained or defect layer, wherein said relaxed layer remains on said second substrate.
- 42. The process of claim 41, wherein said strained or defect layer comprises either a strained Si1-zGez layer with z≠y, or other III-V material.
- 43. The process of claim 41, wherein said relaxed layer or said strained or defect layer comprises either a relaxed Si1-wGew layer where w is close or equal to y, or, when y is equal to 1, one of Ge, GaAs, AlAs, ZnSe and InGaP.
- 44. The process of claim 41 further comprising forming at least one device layer or a plurality of integrated circuit devices, after said step of depositing said relaxed layer.
- 45. The process of claim 41 further comprising forming an insulating layer before said step of introducing ions.
- 46. The process of claim 41 further comprising planarizing said relaxed layer before said step of introducing ions.
- 47. The process of claim 41, wherein said ions comprise hydrogen H+ ions or H2+ ions.
- 48. The process of claim 41 further comprising planarizing said relaxed layer after said step of introducing ions.
- 49. The process of claim 41 further comprising cleaning both said first heterostructure and said second substrate, before said step of bonding.
- 50. The process of claim 41, wherein said second heterostructure is split by annealing.
- 51. The process of claim 41 further comprising removing one of any remaining of said strained or defect layer, and the top portion of said relaxed layer, after said step of splitting.
- 52. The process of claim 41 further comprising forming at least one device layer or a plurality of integrated circuit devices, after said step of splitting.
- 53. The process of claim 41 further comprising re-using the remaining first heterostructure for a subsequent process after planarizing.
- 54. A semiconductor structure comprising:
a first semiconductor substrate; a second layer of relaxed Si1-xGex, wherein x=0.1 to 1; and a third layer comprising at least one of GaAs, AlAs, ZnSe and InGaP, or strained Si1-yGey wherein y≠x.
- 55. A semiconductor structure comprising:
a first substrate comprising monocrystalline silicon substrate; a second layer of graded Si1-xGex buffer layer, wherein said Ge concentration x is increased from zero to a value y; a third layer of relaxed Si1-yGey; a fourth strained or defect layer comprising either a strained Si1-zGez layer with z≠y, or other III-V or II-VI material; and a fifth relaxed layer comprising either a relaxed Si1-wGew layer where w is close or equal to y, or, when y is equal to 1, at least one of Ge, GaAs, AlAs, ZnSe and InGaP.
PRIORITY INFORMATION
[0001] This application claims priority from provisional application Ser. No. 60/225,666 filed Aug. 16, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60225666 |
Aug 2000 |
US |