Marmillion et al., IBM Technical Disclosure Bulletin, "High Temperature Lift-Off Structure", vol. 26, No. 12, May 1984, pp. 6506 and 6507. |
Lignieres et al., IBM Technical Disclosure Bulletin, "Method for Characterizing the Si.sub.3 N.sub.4 Dry Etch Process", vol. 21, No. 9, Feb. 1979, p. 3654. |
Yamasaki et al., IEEE Transactions on Electron Devices, vol. ED-29, No. 11, Nov. 1982, pp. 1772-1777, "GaAs LSI-Directed MESFET's with Self-Aligned Implantation for n+-Layer Technology (SAINT)". |
"Self-Align Implantation for n+ Layer Technology (SAINT) for High-Speed GaAsIcs", Electronics Letters, 4th Feb. 1982, vol. 18, No. 3, pp. 119-121. |
"GaAs/(GaAl) As Heterojunction Bipolar Transistors Using a Self-Aligned Substitutional Emitter Process", IEEE Electron Device Letters, Vol. EDL-7, No. 1, Jan. 1986, pp. 8-10. |
Hinkel et al., IBM Technical Disclosure Bulletin, "Method of Influencing the Etch Rate of PECVD Films and Applications of the Method", vol. 24, No. 11B, Apr. 1982, p. 6094. |