Claims
- 1. A processor comprising:an instruction code input device comprising a memory, said memory comprising a plurality of 2N-bit word boundaries, where N is an integer greater than or equal to 1, and instruction codes consisting of a plurality of N-bit first instructions and at least one 2N-bit second instruction, wherein each 2N-bit word boundary comprises one of two first instructions and a single second instruction; instruction fetch means for fetching a content of a 2N-bit word boundary; instruction decoding means for receiving and decoding said content, wherein each of said first and second instructions includes an instruction format identifier at a predetermined position within said first and second instructions which identifies whether an instruction is a first or second instruction and indicates an instruction decoding sequence, said instruction decoding means comprising: an instruction decode input latch having a length of 2N bits for storing said content; an instruction decoder for receiving and decoding a second instruction or at least one first instruction; and a control logic for controlling a transfer of said second instruction or said at least one first instruction from said instruction decode input latch to said instruction decoder based on said instruction format identifier or identifiers associated with said content; wherein said control logic controls said instruction decode input latch in such a manner that: when said instruction format identifier indicates that the instruction in said decode input latch is a second instruction, said control logic directly transfers said second instruction from said instruction decode latch to said instruction decoder; and when a first instruction format identifier indicates that two first instructions are stored in said decode input latch and a second instruction format identifier indicates that both first instructions are effective, said control logic transfers one of said two first instructions which is located in a high-order bit position from said instruction decode input latch to said instruction decoder, and then shifts the other first instruction which is located in a low-order bit position to said high-order bit position and transfers said shifted other first instruction from said instruction decode input latch to said instruction decoder.
- 2. The processor of claim 1 wherein when said first instruction format identifier indicates that two first instructions are stored in said decode input latch and said second instruction format identifier indicates that said other instruction which is located in said low-order bit position is an instruction for word alignment control, said control logic transfers only said one of said two first instructions which is located in a high-order bit position from said instruction decode input latch to said instruction decoder for decoding.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-243375 |
Sep 1996 |
JP |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/811,005, filed Mar. 4, 1997.
US Referenced Citations (8)
Foreign Referenced Citations (3)
Number |
Date |
Country |
1-119828 |
May 1989 |
JP |
4-15826 |
Jan 1992 |
JP |
5-313894 |
Nov 1993 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/811005 |
Mar 1997 |
US |
Child |
09/562643 |
|
US |