Claims
- 1. A method of forming a tunneling magnetoresistive (TMR) memory cell, comprising:
forming a TMR structure with a cap layer at a top surface, the TMR structure with the cap layer protruding as a stud from a substrate; depositing a first dielectric layer over and around the stud; planarizing a top surface of the first dielectric layer and the stud; depositing a second dielectric layer over the first dielectric layer and the stud; etching a trench entirely through the second dielectric layer; removing the cap layer; and depositing metal to fill the trench and an opening left after removing the cap layer.
- 2. A magnetic memory structure, comprising:
a plurality of magnetic memory stacks, each stack in a stud configuration and having a top surface; a first insulator layer around the magnetic memory stacks, the top surfaces of the magnetic memory stacks having a height recessed below a height of a top surface of the first insulator layer; a metal conductor in contact with the top surface of the magnetic memory stacks.
- 3. The magnetic memory structure of claim 2 wherein a top layer of the magnetic memory stacks comprises tantalum.
- 4. The magnetic memory structure of claim 2 wherein the first insulator layer comprises silicon oxide deposited by decomposition of TEOS (tetraethylorthosilicate).
- 5. The magnetic memory structure of claim 2 wherein the first insulator layer comprises silicon nitride.
- 6. The magnetic memory structure of claim 2 wherein the metal conductor comprises copper.
- 7. The magnetic memory structure of claim 2, further comprising a spacer around the magnetic memory structure.
- 8. The magnetic memory structure of claim 7 wherein the spacer is selected from the group consisting of silicon carbide and silicon nitride.
- 9. The magnetic memory structure of claim 7 wherein the spacer has a top surface height that is between the height of the top surface of the magnetic memory stack and the height of the top surface of the first insulating layer.
- 10. The magnetic memory structure of claim 7, further comprising a second insulator layer over the first insulator layer.
- 11. The magnetic memory structure of claim 10, further comprising an etch stop layer between the first insulator layer and the second insulator layer.
- 12. The magnetic memory structure of claim 10, further comprising trenches filled with metal conductor material in the second insulator layer, the trenches directly over the magnetic memory stacks.
- 13. The magnetic memory structure of claim 12 wherein the trenches filled with metal conductor material in the second insulator layer are wider than the magnetic memory stacks.
- 14. A metallization for a tunneling magnetoresistance (TMR) MRAM, comprising lines of copper, the lines of copper having T-shaped cross sections over the memory cells, wherein side surfaces of the lines are in contact with insulating material and at least portions of a bottommost surface of each line are in contact with top surfaces of the memory cells.
- 15. The metallization of claim 14 wherein the insulating material comprises silicon oxide formed from TEOS.
- 16. The metallizaton of claim 14 further comprising insulating spacers around the memory cells wherein the spacers are taller than the memory cells and are in contact with at least a portion of the side surfaces of the copper lines.
- 17. The metallizaton of claim 14 wherein the spacers comprise a material selected from the group consisting of silicon carbide and silicon nitride.
- 18. An element of a magnetic random access memory array, comprising:
a magnetic memory cell configured as a protrusion from a substrate and having a top surface and an outside surface; a spacer around the magnetic memory cell comprising a portion in contact with the outside surface of the magnetic memory cell and a portion extending above the top surface of the magnetic memory cell; and an electrode in contact with the top surface of the magnetic memory cell between inside surfaces of the spacer, the electrode having an upper region that extends above a top surface of the spacer and broadens beyond a width defined by the inside surfaces of the spacer.
- 19. The element of claim 18 wherein the magnetic memory cell comprises a TMR structure.
- 20. The element of claim 18 wherein the spacer comprises a material selected from the group consisting of silicon carbide and silicon nitride.
- 21. The element of claim 18 wherein the electrode comprises a material selected from the group consisting of copper and aluminum.
RELATED APPLICATION
[0001] This application is a divisional application of U.S. application Ser. No. 10/135,921, entitled “PROTECTIVE LAYERS FOR MRAM DEVICES,” filed Apr. 30, 2002, the entirety of which is incorporated by reference herein.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10135921 |
Apr 2002 |
US |
Child |
10856356 |
May 2004 |
US |