In order to increase the data transfer rate between a DRAM (Dynamic Random-Access Memory) memory device and a processor such as a CPU (Central Processing Unit) or a GPU (Graphic Processing Unit), there is a known technique of stacking these units one on top of the other to be connected directly via many bump electrodes, without connecting these units with a copper wire on a motherboard. This technique is directed, for example, to transfer many pieces of data in parallel at one time and realize a high data transfer rate.
However, the DRAM memory device and the processor both generate a large amount of heat in association with the operations. Therefore, when these units are stacked, there is a concern that the heat releasing performance is reduced and the chip temperature is greatly increased. Further, this configuration also reduces the flexibility in the layout because the DRAM memory device and the processor are not placed on different planar positions.
Various embodiments of the present invention will be explained below in detail with reference to the accompanying drawings. The following detailed description refers to the accompanying drawings that show, by way of illustration, specific aspects and embodiments in which the present invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the present invention. Other embodiments may be utilized, and structure, logical and electrical changes may be made without departing from the scope of the present invention. The various embodiments disclosed herein are not necessary mutually exclusive, as some disclosed embodiments can be combined with one or more other disclosed embodiments to form new embodiments.
Transmission and reception of a signal between semiconductor chips mounted on a motherboard is performed using a copper wire. However, the copper wire substantially functions as a low-pass filter because a parasitic capacitance component is added in parallel thereto. Therefore, when the frequency of a signal to be transmitted becomes high, the signal component is greatly attenuated. In contrast thereto, in the present embodiment, transmission of a signal is performed using a rectangular waveguide. The rectangular waveguide substantially functions as a high-pass filter. Accordingly, it is possible to perform signal transmission using the rectangular waveguide at a high speed by increasing the frequency of a signal to be transmitted or received to, for example, 100 GHz or higher.
An apparatus shown in
The rectangular waveguide 10 can transmit a high-frequency signal equal to or higher than 100 GHz with low loss and high quality, differently from a general copper wire. Therefore, when the memory 11 and the processor 12 are connected with the rectangular waveguide 10, a data transfer rate therebetween can be ensured without stacking of the memory 11 and the processor 12 one on top of the other. This enables the memory 11 and the processor 12 to be placed at different planar positions from each other on a motherboard, so that the heat releasing performance is enhanced and the flexibility of the layout is also increased. Further, a signal transmitted by the rectangular waveguide 10 has an advantage of being unlikely to be affected by exogenous noise because this signal travels through the hollow of the metallic pipe. When waveguide terminators 18 are connected at ends of the rectangular waveguide 10 in the z direction, respectively, exogenous noise entering from the ends of the rectangular waveguide 10 can be blocked and an electromagnetic wave leaking from the ends of the rectangular waveguide 10 can be also blocked.
A signal transmitted via the rectangular waveguide 10 can be read data read from the memory 11 or write data to be written to the memory 11, or can be a command, an address, or other control signals to be supplied to the memory 11 from the processor 12. Some signals such as a clock signal can be supplied from the processor 12 to the memory 11 via a copper wire 17 provided separately from the rectangular waveguide 10. Transmission of read data, write data, a command, and an address can be performed in a time-division manner.
As shown in
As shown in
The memory 11 can be constituted of a single memory chip or can include a plurality of memory chips stacked one on top of the other. Further, a plurality of memory chips 31 to 34 and the ASIC 13 can be stacked as shown in
The ASIC 13 and the antenna 15 can be connected via a microstrip line 41 and a coaxial line 42 as shown in
When the inside diameter of the rectangular waveguide 10 in the x direction is “a” and the inside diameter thereof in the y direction is b, a cutoff wavelength λc in a TEm,n mode is represented by the following expression.
As an example, when a=6 millimeters and b=3 millimeters, the cutoff wavelength λc in a TE10 mode is 1.2 centimeters and the cutoff frequency fc is 250 GHz. The cutoff frequency fc in a TE01 mode is 500 GHz. Therefore, in order to perform transmission in the TE10 mode using the rectangular waveguide 10 where a millimeters and b=3 millimeters, an electromagnetic wave higher than 250 GHz and lower than 500 GHz needs to be transmitted or received via the antennas 15 and 16. This means that an operating frequency higher than 250 GHz and lower than 500 GHz is required as the operating frequency of the ASICs 13 and 14.
In a system 500 shown in
The first unit and the second unit can prevent mutual interference by transmitting and receiving signals in a time-division manner. An arbitrator 58 controls operation timings of the first unit and the second unit. The mutual interference is prevented by supply of a clock signal or a sideband signal from the arbitrator 58 to the memories 51A and 51B and the processor 52A and 52B via a copper wire 57.
In a system 600 shown in
The memory 61A is connected to an antenna 65A via an ASIC 63A and the modulator 67A. The memory 61B is connected to an antenna 65B via an ASIC 63B and the modulator 67B. The processor 62A is connected to an antenna 66A via an ASIC MA and the modulator 68A. The processor 62B is connected to an antenna 66B via an ASIC MB and the modulator 68B.
The modulators 67A, 67B, 68A, and 68B modulate signals to be transmitted or received via the antennas 65A, 65B, 66A, and 66B, respectively. The modulation method is not particularly limited and an FDMA (Frequency-Division Multiple Access) method, a CDMA (Code-Division Multiple Access) method, an OFDMA (Orthogonal Frequency-Division Multiple Access) method, or the like can be used. This enables signal transmission of the first unit using the antennas 65A and 66A and signal transmission of the second unit using the antennas 65B and 66B to be performed simultaneously without mutual interference. Further, because the first unit and the second unit can be operated asynchronously, the arbitrator can be omitted. In this case, some signals such as a clock signal can be supplied from the processor 62A to the memory 61A via a copper wire 69A and can be supplied from the processor 62B to the memory 61B via a copper wire 69B.
In a system 700 shown in
The memory 71A is connected to an antenna 75 via an ASIC 73A and a modulator 77. The memory 71B is connected to the antenna 75 via an ASIC 73B and the modulator 77. The processor 72A is connected to an antenna 76 via an ASIC 74A and a modulator 78. The processor 72B is connected to the antenna 76 via an ASIC 74B and the modulator 78. The processor 72A and the memory 71A are connected with a copper wire 79A and the processor 72B and the memory 71B are connected with a copper wire 79B.
The system 700 shown in
In a system 800 shown in
The memory 81 has a path connected to an antenna 85A via an ASIC 83A and a modulator 87A and a path connected to an antenna 85B via an ASIC 83B and a modulator 87B. The processor 82 has a path connected to an antenna 86A via an ASIC 84A and a modulator 88A and a path connected to an antenna 86B via an ASIC 84B and a modulator 88B. The processor 82 and the memory 81 are connected with a copper wire 89.
In the system 800 shown in
Although this invention has been disclosed in the context of certain preferred embodiments and examples, it will be understood by those skilled in the art that the inventions extend beyond the specifically disclosed embodiments to other alternative embodiments and/or uses of the inventions and obvious modifications and equivalents thereof. In addition, other modifications which are within the scope of this invention will be readily apparent to those of skill in the art based on this disclosure. It is also contemplated that various combination or sub-combination of the specific features and aspects of the embodiments may be made and still fall within the scope of the inventions. It should be understood that various features and aspects of the disclosed embodiments can be combined with or substituted for one another in order to form varying mode of the disclosed invention. Thus, it is intended that the scope of at least some of the present invention herein disclosed should not be limited by the particular disclosed embodiments described above.
This application is a Divisional of U.S. patent application Ser. No. 16/141,797, filed Sep. 25, 2018, issued as U.S. Pat. No. 11,108,127 on Aug. 31, 2021. This application and patent are incorporated by reference herein in their entirety and for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
20100144159 | Takatsuki | Jun 2010 | A1 |
20120166582 | Binder | Jun 2012 | A1 |
20150215042 | Guidotti et al. | Jul 2015 | A1 |
20170059356 | Kallman | Mar 2017 | A1 |
Number | Date | Country | |
---|---|---|---|
20210391634 A1 | Dec 2021 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16141797 | Sep 2018 | US |
Child | 17461539 | US |