Claims
- 1. A gate for a MOSFET device located on a semiconductor substrate comprising:a gate oxide layer situated over the semiconductor substrate, the gate oxide layer comprising an oxidized portion of the semiconductor substrate, the gate oxide layer comprising selectively implanted nitrogen situated proximate to the semiconductor substrate, the gate oxide layer not comprising grown nitrided oxide, wherein the semiconductor substrate comprises selectively implanted nitrogen situated proximate to the gate oxide layer; and a gate electrode in contact with the gate oxide layer.
- 2. The gate of claim 1, wherein the gate oxide layer comprises silicon dioxide.
- 3. The gate of claim 1, wherein the gate oxide layer has a thickness of approximately 2.2-4 nanometers.
- 4. The gate of claim 1, wherein the selectively implanted nitrogen is implanted into the semiconductor substrate with an energy of approximately 15 keV-25 keV.
- 5. The gate of claim 1, wherein the selectively implanted nitrogen is implanted into the semiconductor substrate with a dosage of approximately 5.0×1014 cm−2−9.0×1014 cm−2.
- 6. The gate of claim 1, wherein the gate electrode comprises heavily doped polysilicon.
- 7. The gate of claim 1, wherein the gate electrode comprises a combination of silicide and polysilicon.
CLAIM OF PRIORITY
This application is a divisional application of a co-pending U.S. Utility Application, entitled, “Technique for Reducing 1/F Noise in MOSFETS,” to D'Souza et al., filed Jun. 28, 2000, granted Ser. No. 09/606,778 which is incorporated herein by reference in its entirety.
US Referenced Citations (19)
Non-Patent Literature Citations (2)
Entry |
D'Souza et al., “I/f Noise Characterization of Deep Sub-Micron Dual Thickness Nitrided Gate Oxide n- and p-MOSFETS,” IEEE, pp. 1-4, Dec. 1999. |
Doyle, et al., “Simultaneous Growth of Different Thickness Gate Oxides in Silicon CMOS Processing, ” IEEE Electron Device Letters, vol. 16, No. 7, pp. 301-302, Jul. 1995. |