Claims
- 1. A method for forming a semiconductor structure, comprising the steps of:
providing a semiconductor substrate having a rough edge; and forming a cap layer over the substrate, the cap layer being substantially relaxed and having a uniform composition, and a lattice constant different from a lattice constant of the semiconductor substrate.
- 2. The method of claim 1, wherein the rough edge has a roughness greater than 10 angstroms.
- 3. The method of claim 2, wherein the roughness is greater than 100 angstroms.
- 4. The method of claim 1, wherein the cap layer has a density of dislocation pile-ups of less than 20/cm.
- 5. The method of claim 1, wherein the cap layer has a threading dislocation density of less than 107/cm2.
- 6. The method of claim 1, wherein the cap layer comprises at least one of a group II, a group III, a group IV, a group V, and a group VI element.
- 7. The method of claim 6, wherein the cap layer comprises silicon and germanium.
- 8. The method of claim 7, wherein the cap layer comprises approximately 20% germanium.
- 9. The method of claim 1, wherein at least a portion of the cap layer is formed by growth at a growth temperature greater than 600° C.
- 10. The method of claim 9, wherein at least a portion of the cap layer is formed at a growth temperature greater than 900° C.
- 11. The method of claim 1, further comprising:
annealing at least a portion of the cap layer at a temperature greater than 600° C.
- 12. The method of claim 11, wherein the portion of the cap layer is annealed at a temperature greater than 900° C.
- 13. The method of claim 1, further comprising:
edge polishing the rough edge after at least a portion of the cap layer is formed.
- 14. The method of claim 1, further comprising:
forming a relaxed compositionally graded layer over the substrate, proximate the relaxed cap layer.
- 15. The method of claim 14, wherein the graded layer has a density of dislocation pile-ups of less than 20/cm.
- 16. The method of claim 14, wherein the graded layer has a threading dislocation density of less than 107/cm2.
- 17. The method of claim 14, further comprising:
edge polishing the rough edge after at least a portion of the graded layer is formed.
- 18. The method of claim 14, wherein the graded layer comprises at least one of a group II, a group III, a group IV, a group V, and a group VI element.
- 19. The method of claim 18, wherein the graded layer comprises silicon and germanium.
- 20. The method of claim 19, wherein the graded layer has a grade rate greater than 5% germanium per micrometer.
- 21. The method of claim 17, wherein the graded layer is graded to a concentration of 20% germanium.
- 22. The method of claim 14, wherein at least a portion of the graded layer is formed by growth at a growth temperature greater than 600° C.
- 23. The method of claim 22, wherein at least a portion of the graded layer is formed at a growth temperature greater than 900° C.
- 24. The method of claim 14, further comprising:
annealing at least a portion of the graded layer is annealed at a temperature greater than 600° C.
- 25. The method of claim 24, wherein the portion of the graded layer is annealed at a temperature greater than 900° C.
- 26. The method of claim 1, wherein providing the semiconductor substrate with the rough edge comprises roughening the edge of the semiconductor substrate.
- 27. The method of claim 1, further comprising:
forming a tensilely strained layer over the relaxed cap layer.
- 28. The method of claim 27, further comprising:
planarizing at least a portion of the relaxed cap layer prior to the formation of the tensilely strained layer.
- 29. The method of claim 27, further comprising:
forming a relaxed compositionally graded layer over the substrate, proximate the relaxed cap layer.
- 30. The method of claim 29, further comprising:
edge polishing the rough edge after at least a portion of the graded layer is formed.
- 31. The method of claim 30, wherein the rough edge is polished after at least a portion of the relaxed cap layer is formed.
- 32. A method for forming a semiconductor structure, the method comprising the steps of:
providing a semiconductor substrate having a rough edge; forming a cap layer over the substrate, the cap layer being substantially relaxed and having a uniform composition, and a lattice constant different from a lattice constant of the semiconductor substrate; and forming a p-type metal-oxide-semiconductor (PMOS) transistor by:
(i) forming a gate dielectric portion over a portion of the relaxed cap layer, (ii) forming a gate over the gate dielectric portion, the gate comprising a conducting layer, (iii) forming a source and a drain proximate the gate dielectric portion, the source and drain including p-type dopants.
- 33. A method for forming a semiconductor structure, the method comprising the steps of:
providing a semiconductor substrate having a rough edge; forming a cap layer over the substrate, the cap layer being substantially relaxed and having a uniform composition, and a lattice constant different from a lattice constant of the semiconductor substrate; and forming an n-type metal-oxide-semiconductor (NMOS) transistor by:
(i) forming a gate dielectric portion over a portion of the relaxed cap layer, (ii) forming a gate over the gate dielectric portion, the gate comprising a conducting layer, (iii) forming a source and a drain proximate the gate dielectric portion, the source and drain including n-type dopants.
- 34. A method for forming a semiconductor structure, the method comprising the steps of:
providing a semiconductor substrate having a rough edge; forming a cap layer over the substrate, the cap layer being substantially relaxed and having a uniform composition, and a lattice constant different from a lattice constant of the semiconductor substrate; forming a p-type metal-oxide-semiconductor (PMOS) transistor by:
(i) forming a first gate dielectric portion over a first portion of the relaxed cap layer, (ii) forming a first gate over the first gate dielectric portion, the first gate comprising a first conducting layer, (iii) forming a first source and a first drain proximate the first gate dielectric portion, the first source and first drain including p-type dopants; and forming an n-type metal-oxide-semiconductor (NMOS) transistor by:
(i) forming a second gate dielectric portion over a second portion of the relaxed cap layer, (ii) forming a second gate over the second gate dielectric portion, the second gate comprising a second conducting layer, (iii) forming a second source and a second drain proximate the second gate dielectric portion, the second source and second drain including n-type dopants.
- 35. A semiconductor structure comprising:
a semiconductor substrate; and a cap layer disposed over the substrate, the cap layer being substantially relaxed, and having a uniform composition, a lattice constant different from the lattice constant of the semiconductor substrate, and a lower density of dislocation pile-ups proximate an edge of the cap layer than a density of dislocation pile-ups present proximate an edge of a cap layer formed under similar conditions on a substrate having a polished edge.
- 36. The structure of claim 35 wherein the density of dislocation pile-ups of the cap layer is less than the density of dislocation pile-ups present proximate an edge of a cap layer formed under similar conditions on a substrate having an edge with a roughness less than 10 angstroms.
- 37. The structure of claim 35, wherein the cap layer has a density of dislocation pile-ups of less than 20/cm.
- 38. The structure of claim 35, wherein the cap layer has a threading dislocation density of less than 107/cm2.
- 39. The structure of claim 35, wherein the cap layer comprises at least one of a group II, a group III, a group IV, a group V, and a group VI element.
- 40. The structure of claim 39, wherein the cap layer comprises silicon and germanium.
- 41. The structure of claim 40, wherein the cap layer comprises approximately 20% germanium.
- 42. The structure of claim 35, wherein at least a portion of the cap layer is formed by growth at a growth temperature greater than 600° C.
- 43. The structure of claim 42, wherein at least a portion of the cap layer is formed at a growth temperature greater than 900° C.
- 44. The structure of claim 35, wherein at least a portion of the cap layer is annealed at a temperature greater than 600° C.
- 45. The structure of claim 44, wherein the portion of the cap layer is annealed at a temperature greater than 900° C.
- 46. The structure of claim 35, further comprising:
a compositionally graded layer disposed proximate the cap layer, the graded layer being substantially relaxed.
- 47. The structure of claim 46, wherein the graded layer has a density of dislocation pile-ups of less than 20/cm.
- 48. The structure of claim 46, wherein the graded layer has a threading dislocation density of less than 107/cm2.
- 49. The structure of claim 46, wherein the graded layer comprises at least one of a group II, a group III, a group IV, a group V, and a group VI element.
- 50. The structure of claim 49, wherein the graded layer comprises silicon and germanium.
- 51. The structure of claim 50, wherein the graded layer has a grade rate greater than 5% germanium per micrometer.
- 52. The structure of claim 51, wherein the graded layer is graded to a concentration of 20% germanium.
- 53. The structure of claim 46, wherein at least a portion of the graded layer is formed by growth at a growth temperature greater than 600° C.
- 54. The structure of claim 53, wherein at least a portion of the graded layer is formed at a growth temperature greater than 900° C.
- 55. The structure of claim 46, wherein at least a portion of the graded layer is annealed at a temperature greater than 600° C.
- 56. The structure of claim 55, wherein at least a portion of the graded layer is annealed at a temperature greater than 900° C.
- 57. The structure of claim 35, further comprising:
a tensilely strained layer disposed over the cap layer.
- 58. The structure of claim 57, wherein the tensilely strained layer comprises at least one of a group II, a group III, a group IV, a group V, and a group VI element.
- 59. The structure of claim 57, wherein at least a portion of the cap layer is planarized.
- 60. The structure of claim 57, further comprising:
a relaxed compositionally graded layer disposed over the substrate, proximate the cap layer.
- 61. The structure of claim 57, wherein the substrate comprises a polished substrate edge and the graded layer comprises a polished layer edge.
- 62. A semiconductor structure comprising:
a semiconductor substrate; a cap layer disposed over the substrate, the cap layer being substantially relaxed, and having a uniform composition, and a lattice constant different from a lattice constant of the semiconductor substrate; and a p-type metal-oxide-semiconductor (PMOS) transistor disposed over the relaxed cap layer, the PMOS transistor including:
(i) a gate dielectric portion disposed over a portion of the relaxed cap layer, (ii) a gate disposed over the gate dielectric portion, the gate comprising a conducting layer, and (iii) a source and a drain disposed proximate the gate dielectric portion, the source and first drain including p-type dopants.
- 63. A semiconductor structure comprising:
a semiconductor substrate; a cap layer disposed over the substrate, the cap layer being substantially relaxed, and having a uniform composition, and a lattice constant different from a lattice constant of the semiconductor substrate; and an n-type metal-oxide-semiconductor (NMOS) transistor disposed over the relaxed cap layer, the NMOS transistor including:
(i) a gate dielectric portion disposed over a portion of the relaxed cap layer, (ii) a gate disposed over the gate dielectric portion, the gate comprising a conducting layer, (iii) a source and a drain disposed proximate the gate dielectric portion, the source and drain including n-type dopants.
- 64. A semiconductor structure comprising:
a semiconductor substrate; a cap layer disposed over the substrate, the cap layer being substantially relaxed, and having a uniform composition, and a lattice constant different from a lattice constant of the semiconductor substrate; and a p-type metal-oxide-semiconductor (PMOS) transistor disposed over the relaxed cap layer, the PMOS transistor including:
(i) a first gate dielectric portion disposed over a first portion of the relaxed cap layer, (ii) a first gate disposed over the first gate dielectric portion, the first gate comprising a first conducting layer, (iii) a first source and a first drain disposed proximate the first gate dielectric portion, the first source and first drain including p-type dopants; and an n-type metal-oxide-semiconductor (NMOS) transistor disposed over the relaxed cap layer, the NMOS transistor including:
(i) a second gate dielectric portion disposed over a second portion of the relaxed cap layer, (ii) a second gate disposed over the second gate dielectric portion, the second gate comprising a second conducting layer, (iii) a second source and a second drain disposed proximate the second gate dielectric portion, the second source and second drain including n-type dopants.
RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application 60/407,331 filed on Aug. 30, 2002, the entire disclosure of which is hereby incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60407331 |
Aug 2002 |
US |