Claims
- 1. A resist mark for measuring the accuracy of overlaid layers, comprising:a semiconductor substrate; a resist layer formed on one surface of the semiconductor substrate, the resist layer having an opening; and a first pattern, which is frame-shaped, disposed in the opening, the first pattern being formed of the same resist material as that of the resist layer, wherein the first pattern is spaced from the resist layer.
- 2. A resist mark as claimed in claim 1, wherein the first pattern has a width in the range of 0.3-1.0 μm.
- 3. A resist mark as claimed in claim 1, wherein the resist layer is frame-shaped, the resist layer has a first width, and the first pattern has a second width, which is narrower than the first width.
- 4. A resist mark as claimed in claim 1, further comprising a second pattern, which is surrounded by the first pattern, the second pattern being spaced from the first pattern.
- 5. A resist mark as claimed in claim 4, wherein the second pattern is formed of the same resist material as that of the first pattern and the resist layer.
- 6. A resist mark as claimed in claim 2, further comprising a second pattern, which is surrounded by the first pattern, the second pattern being spaced from the first pattern.
- 7. A resist mark as claimed in claim 6, wherein the second pattern is formed of the same resist material as that of the first pattern and the resist layer.
- 8. A resist mark as claimed in claim 3, further comprising a second pattern, which is surrounded by the first pattern, the second pattern being spaced from the first pattern.
- 9. A resist mark as claimed in claim 8, wherein the second pattern is formed of the same resist material as that of the first pattern and the resist layer.
- 10. A resist mark as claimed in claim 1, wherein the opening is a first opening, further comprising:a base layer formed on the semiconductor substrate, the base layer having a second opening; and an intermediate layer, which is formed on the base layer and in the second opening, wherein the resist layer and the first pattern being disposed on the intermediate layer, wherein the second opening is located under an area, which is surrounded by the first pattern.
- 11. A resist mark as claimed in claim 2, wherein the opening is a first opening, further comprising:a base layer formed on the semiconductor substrate, the base layer having a second opening; and an intermediate layer, which is formed on the base layer and in the second opening, wherein the resist layer and the first pattern being disposed on the intermediate layer, wherein the second opening is located under an area, which is surrounded by the first pattern.
- 12. A resist mark as claimed in claim 3, wherein the opening is a first opening, further comprising:a base layer formed on the semiconductor substrate, the base layer having a second opening; and an intermediate layer, which is formed on the base layer and in the second opening, wherein the resist layer and the first pattern being disposed on the intermediate layer, wherein the second opening is located under an area, which is surrounded by the first pattern.
- 13. A resist mark as claimed in claim 4, wherein the opening is a first opening, further comprising:a base layer formed on the semiconductor substrate, the base layer having a second opening; and an intermediate layer, which is formed on the base layer and in the second opening, wherein the resist layer and the first pattern being disposed on the intermediate layer, wherein the second opening is located under an area, which is surrounded by the first pattern.
- 14. A resist mark as claimed in claim 1, wherein the first pattern is substantially square.
- 15. A resist mark as claimed in claim 2, wherein the first pattern is substantially square.
- 16. A resist mark as claimed in claim 3, wherein the first pattern is substantially square.
- 17. A resist mark as claimed in claim 4, wherein the first pattern is substantially square.
- 18. A resist mark as claimed in claim 10, wherein the first pattern is substantially square.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-362716 |
Dec 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application claims the priority benefit of Japanese Patent Application No. 10-362716, filed Dec. 21, 1998, the entire subject matter of which is incorporated herein by reference. This application is a continuation of application Ser. No. 10/061,285, filed Feb. 4, 2002, now U.S. Pat. No. 6,440,262, which is a division of application Ser. No. 09/458,819, filed Dec. 13, 1999, now U.S. Pat. No. 6,368,980.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4632724 |
Chesebro et al. |
Dec 1986 |
A |
5952247 |
Livengood |
Sep 1999 |
A |
6274393 |
Hartswick |
Aug 2001 |
B1 |
6368980 |
Minami et al. |
Apr 2002 |
B1 |
6440262 |
Minami et al. |
Aug 2002 |
B1 |
Foreign Referenced Citations (2)
Number |
Date |
Country |
4-159706 |
Jun 1992 |
JP |
8-17718 |
Jan 1996 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10/061285 |
Feb 2002 |
US |
Child |
10/196379 |
|
US |