Claims
- 1. A semiconductor device for performing a prescribed operation in synchronization with a clock signal, comprising:an oscillator for producing said clock signal in which the oscillation frequency can be changed, said oscillator comprising: a plurality of inverters connected in a ring shape; and a variable capacitance circuit for each inverter in which the capacitance of each variable capacitance circuit can be changed, each variable capacitance circuit is connected to an output node of the corresponding inverter, and each variable capacitance circuit comprises a plurality of sets of transfer gates and capacitors connected in series between the output node of the corresponding inverter and a prescribed potential line; and setting means for changing and setting the oscillation frequency of said oscillator and for changing and setting the capacitance value of each variable capacitance circuit, said setting means comprising a fuse for each transfer gate for fixing the corresponding transfer gate at a conductive or non-conductive state by being disconnected.
Priority Claims (2)
Number |
Date |
Country |
Kind |
7-157377 |
Jun 1995 |
JP |
|
7-309576 |
Nov 1995 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 09/123,462 filed Jul. 28, 1998 now Pat. No. 6,054,885, which is a divisional of application Ser. No. 08/639,326, filed Apr. 25, 1996, now U.S. Pat. No. 5,828,258.
US Referenced Citations (11)
Non-Patent Literature Citations (3)
Entry |
“A 4-Mb Psuedo SRAM Operating at 2.6±1 V with 3-μ A Data Retention Current” Katusuki Sato et al. IEEE Journal of Solid-State Circuits, vol. 26, No. 11, Nov. 1991.* |
Elektronik Sonderheft III, Mikroprozessoren, Franzis-Verlag BmgH, Munchen, 1979, pp. 43-49.* |
Halbleiterschaltungstechnik von U. Tietze, Ch. Schenk, Springerverlag, Berlin, 10th Ed., 1993, Chapter 15.2.2. |