The present disclosure relates to semiconductor devices, such as integrated circuits (ICs). The present disclosure is particularly applicable to resistive random-access memory (RRAM) devices and methods of fabrication.
RRAM devices are promising candidates for next-generation non-volatile memory technology exhibiting various desirable features, such as random accessibility, increased capacity and speed, reduced power consumption, and unlimited reading and writing functions. Furthermore, RRAM devices have a simple structure in which a bottom RRAM electrode structure, a resistive switching structure, and a top RRAM electrode structure may be sequentially stacked. However, certain processes in the fabrication sequence, e.g., etching, are more likely to damage the resistive switching structure, thereby affecting a RRAM's performance.
A need, therefore, exists for RRAM devices structured to prevent damage to the resistive switching structure during etching.
An aspect of the present disclosure is a device including a reduced top RRAM electrode structure.
Another aspect of the present disclosure is a method of selectively reducing the size of the top RRAM electrode structure.
According to the present disclosure, some technical effects may be achieved in part by a device including: a bottom RRAM electrode structure over one of a plurality of lower metal level contacts formed laterally separated in a substrate; a resistive switching structure over the bottom RRAM electrode structure; a top RRAM electrode structure over the resistive switching structure; a protective structure over the top RRAM electrode structure; an encapsulation structure over the bottom RRAM electrode structure and on sidewalls of the resistive switching structure, the top RRAM electrode structure and the protective structure; and an Nblock layer over the substrate.
Another aspect of the present disclosure is a method including: forming a plurality of lower metal level contacts laterally separated in a silicon (Si) substrate; forming a bottom RRAM electrode structure over one of the plurality of lower metal level contacts; forming a resistive switching structure over the bottom RRAM electrode structure; forming a top RRAM electrode structure over the resistive switching structure; forming a protective structure over the top RRAM electrode structure; forming an encapsulation structure over the bottom RRAM electrode structure and on sidewalls of the resistive switching structure, the top RRAM electrode structure and the protective structure; and forming an Nblock layer over the substrate.
A further aspect of the present disclosure is a device including: a bottom RRAM electrode structure having a thickness of about 5 nanometer (nm) to about 50 nm over one of a plurality of lower metal level contacts formed laterally separated in a Si substrate; a resistive switching structure having a thickness of about 5 nm to about 50 nm and a width of about 40 nm to about 90 nm over the bottom RRAM electrode structure; a top RRAM electrode structure having a thickness of about 5 nm to about 50 nm and a width of about 20 nm to about 60 nm over the resistive switching structure; a protective structure having a thickness of about 80 nm to about 120 nm and a width of about 40 nm to about 90 nm over the top RRAM electrode structure; an encapsulation structure over the bottom RRAM electrode structure and on sidewalls of the resistive switching structure, the top RRAM electrode structure and the protective structure; an Nblock layer over the Si substrate; and an inter-layer dielectric (ILD) over the Si substrate.
Additional aspects and other features of the present disclosure will be set forth in the description which follows and in part will be apparent to those having ordinary skill in the art upon examination of the following or may be learned from the practice of the present disclosure. The advantages of the present disclosure may be realized and obtained as particularly pointed out in the appended claims.
The present disclosure is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawing and in which like reference numerals refer to similar elements and in which:
In the following description, for the purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of exemplary embodiments. It should be apparent, however, that exemplary embodiments may be practiced without these specific details or with an equivalent arrangement. In other instances, well-known structures and devices are shown in block diagram form in order to avoid unnecessarily obscuring exemplary embodiments. In addition, unless otherwise indicated, all numbers expressing quantities, ratios, and numerical properties of ingredients, reaction conditions, and so forth used in the specification and claims are to be understood as being modified in all instances by the term “about.”
The present disclosure addresses and solves the problem of damage to the resistive switching structure attendant upon etching. The problem is solved, inter alia, by selectively reducing the size of the top RRAM electrode structure to protect the resistive switching structure during an etching process.
Methodology in accordance with embodiments of the present disclosure includes forming a plurality of lower metal level contacts laterally separated in a Si substrate. Forming a bottom RRAM electrode structure over one of the plurality of lower metal level contacts. Forming a resistive switching structure over the bottom RRAM electrode structure. Forming a top RRAM electrode structure over the resistive switching structure. Forming a protective structure over the top RRAM electrode structure. Forming an encapsulation structure over the bottom RRAM electrode structure and on sidewalls of the resistive switching structure, the top RRAM electrode structure and the protective structure; and forming an Nblock layer over the substrate.
Still other aspects, features, and technical effects will be readily apparent to those skilled in this art from the following detailed description, wherein preferred embodiments are shown and described, simply by way of illustration of the best mode contemplated. The disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
As illustrated in
Thereafter, as shown in
Referring to
As illustrated in
The embodiments of the present disclosure achieves several technical effects, such as an improved protection for the resistive switching layer, and an additional lithography process margin. In addition, there is no requirement for a small critical dimension (CD) or any concern regarding Cu contact exposure. Devices formed in accordance with embodiments of the present disclosure enjoy utility in various industrial applications, e.g., microprocessors, smartphones, mobile phones, cellular handsets, set-top boxes, DVD recorders and players, automotive navigation, printers and peripherals, networking and telecom equipment, gaming systems, and digital cameras. The present disclosure, therefore, enjoys industrial applicability in any of various types of highly integrated semiconductor devices and RRAM devices.
In the preceding description, the present disclosure is described with reference to specifically exemplary embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the present disclosure, as set forth in the claims. The specification and drawings are, accordingly, to be regarded as illustrative and not as restrictive. It is understood that the present disclosure is capable of using various other combinations and embodiments and is capable of any changes or modifications within the scope of the inventive concept as expressed herein.
Number | Name | Date | Kind |
---|---|---|---|
9368395 | Wei | Jun 2016 | B1 |
9431603 | Hsieh | Aug 2016 | B1 |
10003022 | Liu et al. | Jun 2018 | B2 |
10050194 | Nardi | Aug 2018 | B1 |
10516106 | Chu | Dec 2019 | B2 |
20070170413 | Matsui | Jul 2007 | A1 |
20080173975 | Chen | Jul 2008 | A1 |
20090065941 | La Tulipe, Jr. | Mar 2009 | A1 |
20090068835 | La Tulipe, Jr. | Mar 2009 | A1 |
20130140515 | Kawashima | Jun 2013 | A1 |
20140118020 | Filippi | May 2014 | A1 |
20140166961 | Liao | Jun 2014 | A1 |
20140252295 | Liao | Sep 2014 | A1 |
20150194602 | Liao | Jul 2015 | A1 |
20150255718 | Liu | Sep 2015 | A1 |
20150263279 | Hayakawa | Sep 2015 | A1 |
20160043143 | Sakotsubo | Feb 2016 | A1 |
20160218283 | Trinh | Jul 2016 | A1 |
20160225986 | Hsu | Aug 2016 | A1 |
20160240586 | Masuoka | Aug 2016 | A1 |
20160268341 | Nazarian | Sep 2016 | A1 |
20160268505 | Sung | Sep 2016 | A1 |
20160276586 | Trinh | Sep 2016 | A1 |
20160365512 | Sung | Dec 2016 | A1 |
20170186814 | Hung | Jun 2017 | A1 |
20170243919 | Seong | Aug 2017 | A1 |
20180301626 | Trinh | Oct 2018 | A1 |
20190074440 | Yang | Mar 2019 | A1 |
20190115392 | Bruce | Apr 2019 | A1 |
20190165044 | Takaki | May 2019 | A1 |
20200006431 | Mayuzumi | Jan 2020 | A1 |
20200006649 | Jiang | Jan 2020 | A1 |
20200006656 | Leobandung | Jan 2020 | A1 |
20200106013 | Strutt | Apr 2020 | A1 |
Number | Date | Country | |
---|---|---|---|
20200127197 A1 | Apr 2020 | US |