Claims
- 1. A self-aligned FET having etched ohmic contacts comprising:
- a III-V semiconductor substrate having a surface;
- a gate electrode on the surface of the substrate and having a sidewall;
- a dielectric spacer abutting the gate electrode and having a vertical face;
- a separate cap covering a portion of and aligned with the sidewall of the gate electrode; and
- an ohmic contact having a contact layer in contact with the surface of the substrate and the vertical face of the dielectric spacer wherein the ohmic contact is substantially devoid of gold and substantially fills a region between a field dielectric layer and the dielectric space, and wherein the ohmic contact is formed to abut the dielectric spacer by covering the cap and the dielectric spacer with the contact layer then removing portions of the contact layer from the cap by etching.
- 2. The FET of claim 1 further including a field oxide region abutting the ohmic contact, and a refractory metal layer covering the contact layer.
- 3. The FET of claim 1 wherein the ohmic contact is less than approximately 0.4 microns wide.
- 4. A self-aligned FET having etched ohmic contacts comprising:
- a III-V semiconductor substrate having a surface;
- a gate electrode on the surface of the substrate and having a sidewall;
- a dielectric spacer abutting the gate electrode and having a vertical face;
- a separate cap covering a portion of and aligned with the sidewall of the gate electrode; and
- an ohmic contact having a contact layer in contact with the surface of the substrate and having a stability layer on the contact layer and on the vertical face of the dielectric spacer wherein the ohmic contact is substantially devoid of gold and substantially fills a region between a field dielectric layer and the dielectric spacer, and wherein the ohmic contact is formed to abut the dielectric spacer by covering the cap and the dielectric spacer with the stability layer then removing portions of the stability layer from the cap by etching.
- 5. The FET of claim 4 wherein said stability layer comprises at least one member of the group consisting of silicon and germanium.
Parent Case Info
This application is a continuation of prior application Ser. No. 08/333,821, filed Nov. 3, 1994, now abandoned which is a divisional application of prior application Ser. No. 07/902,245, filed on Jun. 22, 1992 U.S. Pat. No. 5,389,564.
This application is related to co-pending application "Method Of Forming An Etched Ohmic Contact", attorney docket number SC07849P, filed by Jaeshin Cho concurrently with the present application.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5166096 |
Cote et al. |
Nov 1992 |
|
Foreign Referenced Citations (3)
Number |
Date |
Country |
0377126 |
Jul 1990 |
EPX |
62-143461 |
Jun 1987 |
JPX |
62-190768 |
Aug 1987 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
902245 |
Jun 1992 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
333821 |
Nov 1994 |
|