Claims
- 1. A process for manufacturing a GaAs FET comprising:
- providing a GaAs channel region having a first doping level on a substrate;
- providing a layer of gate material over said channel region;
- providing an etch mask defining a gate over said channel and on said layer of gate material and etching exposed portions of said layer of gate material in an etch sequence where said etch mask is undercut by a first dimension to provide a T-structure;
- forming source and drain regions by implanting impurities into said channel to a second doping level, said implant being self-aligned with said etch mask;
- removing said etch mask;
- forming a transition region having a doping level between said first and second doping levels by providing a thin conformal layer of dielectric material over said source, said drain and said gate whereby a substantially vertical wall of said dielectric material is provided adjacent said gate, said conformal layer having a thickness less than said first dimension, and implanting impurities at an implant energy and concentration whereby said impurities are masked by said wall and penetrate said dielectric material adjacent said wall to form said transition region.
- 2. A process for manufacturing a GaAs FET as claimed in claim 1 comprising the simultaneous manufacture of an enhancement mode FET and a depletion mode FET on a single wafer, said process characterized in that:
- a second GaAs channel region is provided, said layer of gate material is provided over said second GaAs channel region, said etch mask defines a second gate over said second GaAs channel, said impurities are implanted into said second channel region, said dielectric layer forms a wall adjacent said second gate, whereby a second transition region is formed in said GaAs channel region.
RELATED APPLICATIONS
This application is a continuation-in-part of commonly owned U.S. applications for patent Ser. Nos. 002,083 now U.S. Pat. No. 4,782,032 and 002,084 now abandoned, filed Jan 12, 1987, 004,992 filed Jan. 20, 1987 and 113,367 filed Oct. 21, 1987.
US Referenced Citations (10)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0197870 |
Dec 1982 |
JPX |
0102564 |
Jun 1983 |
JPX |
0193069 |
Nov 1984 |
JPX |
0145669 |
Jan 1985 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Imamura et al., "A Wsi/TiN/Au Gate Self-Aligned GaAs MESFET . . . " pp. L342-L345. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
2083 |
Jan 1987 |
|