Claims
- 1. A process for simultaneously producing self-aligned NPN and PNP transistors, each one having a collector region, an emitter region, an extrinsic base region, an intrinsic base region and a link base region connecting said extrinsic and intrinsic base regions, said process comprising the steps:
- starting with an epitaxially deposited N type semiconductor substrate wafer;
- covering said substrate wafer surface with a relatively thin pad oxide;
- applying an ion implant mask having openings that define where a PNP transistor will be located;
- ion implanting aluminum at a dose that will provide a suitable PNP transistor collector resistivity;
- applying an ion implant mask having openings that are located at the edge of said aluminum implant where a PNP transistor collector region sinker contact will be created;
- ion implanting a relatively heavy dose of boron that will provide a suitable PNP transistor collector contact sinker;
- applying an ion implant mask having openings that are located where an NPN transistor collector sinker contact is to be located;
- ion implanting a relatively heavy dose of phosphorous that will provide a suitable NPN collector region sinker contact;
- covering said substrate wafer with an oxidation resistant layer of silicon nitride;
- applying an etch resist mask that covers said substrate wafer where said collector contact sinkers and the active regions of said transistors are to be located;
- etching said silicon nitride away except where it is covered by said etch resist mask;
- heating said substrate wafer in an oxidizing atmosphere to diffuse the previously ion implanted aluminum, boron and phosphorous into said substrate wafer and at the same time to grow a relatively thick field oxide on said substrate wafer except where it is covered with silicon nitride, thereby to create an aluminum doped P well surrounded by a field oxide, a boron doped PNP transistor collector sinker contact surrounded by a field oxide, a phosphorous doped NPN transistor collector region sinker contact surrounded by a field oxide and a region of epitaxial semiconductor where an NPN transistor will be located surrounded by a field oxide;
- removing said silicon nitride in a selective etch thereby exposing said pad oxide where the PNP and NPN transistors are to be created;
- applying an etch-resist mask that covers said pad oxide in the regions where transistor link base regions are to be located;
- etching away the thus exposed pad oxide to remove it and thereby expose the surface of said substrate wafer except in transistor link base regions;
- covering said substrate wafer with a layer of undoped polysilicon;
- applying an ion-implant mask having openings that span the PNP transistor extrinsic base and NPN transistor collector sinker regions;
- ion implanting a relatively heavy dose of phosphorous into the exposed polysilicon so that it becomes heavily phosphorous doped;
- applying an ion-implant mask having openings that span the NPN transistor extrinsic base and PNP transistor collector sinker regions;
- ion implanting a relatively heavy dose of boron into the exposed polysilicon so that it becomes heavily boron doped;
- applying an etch-resist mask contoured to cover the NPN and PNP transistor emitter regions, extrinsic base regions and collector sinker regions;
- etching away the thus exposed polysilicon so as to leave undoped polysilicon emitter contacts, along with heavily doped polysilicon extrinsic base and collector sinker diffusion contacts;
- heating said wafer to diffuse the phosphorous and boron in the polysilicon into said substrate wafer to create transistor extrinsic bases and collector sinker diffusion contact caps;
- applying an ion implant mask having openings that span the PNP transistor locations;
- ion implanting phosphorous to a dose that will provide the desired PNP transistor intrinsic base region resistivity;
- applying an ion implant mask having openings that span the NPN transistor locations;
- ion implanting boron to a dose that will provide the desired NPN transistor intrinsic base resistivity;
- heating said substrate wafer atmosphere to diffuse the previously ion-implanted intrinsic base phosphorous and boron to the desired depth in the silicon wafer substrate;
- applying an ion-implant mask having openings located over the NPN transistor emitter region and its collector sinker diffusion and the PNP transistor extrinsic base region;
- ion implanting a very heavy dose of arsenic thereby to heavily dope the thus exposed polysilicon;
- covering said substrate wafer with a layer of oxide film and heating said wafer in a phosphorous oxychloride to convert the surface of said oxide to a low temperature glass and to reflow said glass film and to diffuse said arsenic, previously applied, into said NPN transistor emitter and collector contact sinker diffusion regions and into said PNP transistor extrinsic base regions;
- applying an ion-implant mask having openings located over said PNP transistor emitter and collector sinker diffusion regions and the NPN transistor extrinsic base region;
- ion implanting a very heavy dose of boron into the thus exposed polysilicon thereby to heavily dope it with boron and
- heating said substrate wafer to activate the previously applied boron to provide the PNP transistor emitter, collector sinker diffusion cap regions and the NPN transistor extrinsic base regions.
- 2. The process of claim 1 wherein said diffusion of said previously implanted intrinsic base phosphorous and boron is done in an oxidizing atmosphere which, during the diffusion cycle, will grow said pad oxide to a substantially thicker condition whereby the increased thickness will cause the pad oxide to resist the subsequent emitter ion implant operation.
Parent Case Info
This is a division of copending application Ser. No. 07/716,890 filed on Jun. 18, 1991.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
716890 |
Jun 1991 |
|