Floating gate memories are self selected devices where the selecting functions and the storage functions are realized in a unique device. However, this type of nonvolatile memory is being replaced by Phase Change Memory (PCM) for the next generation due to favorable write speeds, smaller cell sizes, simpler circuitries and a fabrication compatibility with the Complementary Metal-Oxide-Semiconductor (CMOS) process. Current PCM uses a dedicated selection device, usually a MOS or a BJT transistor, to select the memory cell for reading and writing. The selection device requires additional masks and process complexity, and therefore, improvements are needed in the selection device for selecting the memory cell.
The subject matter regarded as the invention is particularly pointed out and distinctly claimed in the concluding portion of the specification. The invention, however, both as to organization and method of operation, together with objects, features, and advantages thereof, may best be understood by reference to the following detailed description when read with the accompanying drawings in which:
It will be appreciated that for simplicity and clarity of illustration, elements illustrated in the figures have not necessarily been drawn to scale. For example, the dimensions of some of the elements may be exaggerated relative to other elements for clarity. Further, where considered appropriate, reference numerals have been repeated among the figures to indicate corresponding or analogous elements.
In the following detailed description, numerous specific details are set forth in order to provide a thorough understanding of the invention. However, it will be understood by those skilled in the art that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, components and circuits have not been described in detail so as not to obscure the present invention.
It should be understood that the terms “coupled” and “connected”, along with their derivatives, are not intended as synonyms for each other. Rather, in particular embodiments, “connected” may be used to indicate that two or more elements are in direct physical or electrical contact with each other. “Coupled” may be used to indicated that two or more elements are in either direct or indirect (with other intervening elements between them) physical or electrical contact with each other, and/or that the two or more elements co-operate or interact with each other (e.g. as in a cause and effect relationship).
Using a manufacturing process as shown in
In the CMOS/PCM manufacturing process the ZnO coating may be deposited using Atomic Layer Deposition (ALD) which provides a film growth that is self-limiting based on surface reactions that make atomic scale deposition control possible. During fabrication this coating process introduces into a process chamber a gas that deposits a monolayer on the wafer surface. A second gas introduced into the chamber reacts with the first precursor to produce a monolayer of film on the substrate whose layer thickness is precisely controlled by the number of deposition cycles. Thus, the ALD process may be carried out at relatively low temperatures and provide Angstrom-level thickness control with super-conformal films that are pinhole-free.
As previously mentioned, by processing the GST layer 304 to be in contact with the ZnO layer 302, the interface forms a GST/ZnO heterojunction. The crystalline GST material 304 is naturally p-type and the ZnO material 302 is n-type, with the resulting diode 306 having good rectifying properties. Diode 306 may be employed for selecting the GST memory cell storage element which eliminates the use of a dedicated selection transistor for each memory cell in the PCM array. Thus, depositing p-type crystalline GST layer 304 directly above the n-type Zinc Oxide (ZnO) layer 302 forms a GST/ZnO junction embedded in the PCM storage element, and the formed diode reduces the stack and the subsequent process complexity, also saving a number of masks related to the selection device fabrication.
By now it should be apparent that a phase-change material GST deposited adjacent to a ZnO layer form a self-selected storage device. The diode formed at the ZnO/GST interface clearly shows both rectification and storage capabilities within this PCM architecture.
While certain features of the invention have been illustrated and described herein, many modifications, substitutions, changes, and equivalents will now occur to those skilled in the art. It is, therefore, to be understood that the appended claims are intended to cover all such modifications and changes as fall within the true spirit of the invention.
Number | Name | Date | Kind |
---|---|---|---|
4646266 | Ovshinsky et al. | Feb 1987 | A |
8847186 | Redaelli et al. | Sep 2014 | B2 |
20050227382 | Hui | Oct 2005 | A1 |
20060131554 | Joung | Jun 2006 | A1 |
20060157680 | Takaura et al. | Jul 2006 | A1 |
20060158928 | Pellizzer et al. | Jul 2006 | A1 |
20070116986 | Garg et al. | May 2007 | A1 |
20070184613 | Kim et al. | Aug 2007 | A1 |
20080121865 | Ahn et al. | May 2008 | A1 |
20080197333 | Lung | Aug 2008 | A1 |
20100165719 | Pellizzer | Jul 2010 | A1 |
20110155984 | Redaelli et al. | Jun 2011 | A1 |
Number | Date | Country |
---|---|---|
1790726 | Jun 2006 | CN |
102117884 | Jul 2011 | CN |
2003068850 | Mar 2003 | JP |
2004193499 | Jul 2004 | JP |
2004349504 | Dec 2004 | JP |
2005197637 | Jul 2005 | JP |
2006140489 | Jun 2006 | JP |
2007214565 | Aug 2007 | JP |
2007220854 | Aug 2007 | JP |
2007235142 | Sep 2007 | JP |
2008172244 | Jul 2008 | JP |
2009218259 | Sep 2009 | JP |
172525 | Jul 2011 | SG |
WO2008012342 | Jan 2008 | WO |
Entry |
---|
“Chinese Application Serial No. 201010548105.2, Office Action mailed Mar. 18, 2014”, 9 pgs. |
“Japanese Application Serial No. 2010-272982, Amendment filed Nov. 15, 2013”, 4 pgs. |
“Chinese Application Serial No. 201010548105.2 Response filed Jan. 14, 2015 to Non-Final Office Action mailed Oct. 28. 2014”, With the English claims, 15 pgs. |
“Chinese Application Serial No. 201010548105.2 Response filed Jun. 18, 2015 to Office Action mailed Apr. 3, 2015”, With the English claims, 16 pgs. |
“Chinese Application Serial. No. 201010548105.2, Office Action mailed Apr. 3, 2015”, 8 pgs. |
“Chinese Application Serial No. 201010548105.2, Office Action mailed Oct. 28, 2014”, 8 pgs. |
“Japanese Application Serial No. 2010-272982 Response filed Mar. 16, 2015 to Office Action mailed Nov. 18, 2014”, With the English claims, 10 pgs. |
“Japanese Application Serial No. 2010-272982, Office Action mailed May 18, 2015”, 10 pgs. |
“Japanese Application Serial No. 2010-272982, Office Action mailed Oct. 15, 2014”, 8 pgs. |
“Japanese Application Serial No. 2010-272982, Response filed Aug. 18, 2015 to Office Action mailed May 18, 2015”, 5 pgs. |
Number | Date | Country | |
---|---|---|---|
20150008387 A1 | Jan 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12651097 | Dec 2009 | US |
Child | 14497073 | US |