Semiconductor chip including digital logic circuit including at least nine linear-shaped conductive structures collectively forming gate electrodes of at least six transistors with some transistors forming cross-coupled transistor configuration and associated methods

Abstract
At least nine linear-shaped conductive structures (LCS's) are positioned in accordance with a first pitch. Five of the at least nine LCS's collectively form three transistors of a first transistor type and three transistors of a second transistor type. Transistors of the first transistor type are collectively separated from transistors of the second transistor type by an inner region. Two transistors of the first transistor type and two transistors of the second transistor type are cross-coupled transistors. Each of four LCS's corresponding to the cross-coupled transistors has a respective electrical connection area located within the inner region. The two LCS's corresponding to the two transistors of the first transistor type of the cross-coupled transistors have electrical connections areas that are not aligned with each other. The four LCS's corresponding to the cross-coupled transistors include at least two different inner extension distances beyond their respective electrical connection areas.
Description
BACKGROUND

A push for higher performance and smaller die size drives the semiconductor industry to reduce circuit chip area by approximately 50% every two years. The chip area reduction provides an economic benefit for migrating to newer technologies. The 50% chip area reduction is achieved by reducing the feature sizes between 25% and 30%. The reduction in feature size is enabled by improvements in manufacturing equipment and materials. For example, improvement in the lithographic process has enabled smaller feature sizes to be achieved, while improvement in chemical mechanical polishing (CMP) has in-part enabled a higher number of interconnect layers.


In the evolution of lithography, as the minimum feature size approached the wavelength of the light source used to expose the feature shapes, unintended interactions occurred between neighboring features. Today minimum feature sizes are approaching 45 nm (nanometers), while the wavelength of the light source used in the photolithography process remains at 193 nm. The difference between the minimum feature size and the wavelength of light used in the photolithography process is defined as the lithographic gap. As the lithographic gap grows, the resolution capability of the lithographic process decreases.


An interference pattern occurs as each shape on the mask interacts with the light. The interference patterns from neighboring shapes can create constructive or destructive interference. In the case of constructive interference, unwanted shapes may be inadvertently created. In the case of destructive interference, desired shapes may be inadvertently removed. In either case, a particular shape is printed in a different manner than intended, possibly causing a device failure. Correction methodologies, such as optical proximity correction (OPC), attempt to predict the impact from neighboring shapes and modify the mask such that the printed shape is fabricated as desired. The quality of the light interaction prediction is declining as process geometries shrink and as the light interactions become more complex.


In view of the foregoing, a solution is needed for managing lithographic gap issues as technology continues to progress toward smaller semiconductor device features sizes.


SUMMARY

An integrated circuit including a cross-coupled transistor configuration is disclosed. The cross-coupled transistor configuration includes two PMOS transistors and two NMOS transistors. In various embodiments, gate electrodes defined in accordance with a restricted gate level layout architecture are used to form the four transistors of the cross-coupled transistor configuration. The gate electrodes of a first PMOS transistor and of a first NMOS transistor are electrically connected to a first gate node so as to be exposed to a substantially equivalent gate electrode voltage. Similarly, the gate electrodes of a second PMOS transistor and of a second NMOS transistor are electrically connected to a second gate node so as to be exposed to a substantially equivalent gate electrode voltage. Also, each of the four transistors of the cross-coupled transistor configuration has a respective diffusion terminal electrically connected to a common output node.


Various embodiments of integrated circuits including the cross-coupled transistor configuration are described in the specification and drawings. The various embodiments include different arrangements of transistors. Some described embodiments also show different arrangements of conductive contacting structures and conductive interconnect structures.


Aspects and advantages of the invention will become more apparent from the following detailed description, taken in conjunction with the accompanying drawings, illustrating by way of example the present invention.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1A shows an SRAM bit cell circuit, in accordance with the prior art;



FIG. 1B shows the SRAM bit cell of FIG. 1A with the inverters expanded to reveal their respective internal transistor configurations, in accordance with the prior art;



FIG. 2 shows a cross-coupled transistor configuration, in accordance with one embodiment of the present invention;



FIG. 3A shows an example of gate electrode tracks defined within the restricted gate level layout architecture, in accordance with one embodiment of the present invention;



FIG. 3B shows the exemplary restricted gate level layout architecture of FIG. 3A with a number of exemplary gate level features defined therein, in accordance with one embodiment of the present invention;



FIG. 4 shows diffusion and gate level layouts of a cross-coupled transistor configuration, in accordance with one embodiment of the present invention;



FIG. 5 shows a variation of the cross-coupled transistor configuration of FIG. 4 in which the cross-coupled transistor configuration is defined on three gate electrode tracks with crossing gate electrode connections;



FIG. 6 shows a variation of the cross-coupled transistor configuration of FIG. 4 in which the cross-coupled transistor configuration is defined on four gate electrode tracks with crossing gate electrode connections;



FIG. 7 shows a variation of the cross-coupled transistor configuration of FIG. 4 in which the cross-coupled transistor configuration is defined on two gate electrode tracks without crossing gate electrode connections;



FIG. 8 shows a variation of the cross-coupled transistor configuration of FIG. 4 in which the cross-coupled transistor configuration is defined on three gate electrode tracks without crossing gate electrode connections;



FIG. 9 shows a variation of the cross-coupled transistor configuration of FIG. 4 in which the cross-coupled transistor configuration is defined on four gate electrode tracks without crossing gate electrode connections;



FIG. 10 shows a multi-level layout including a cross-coupled transistor configuration defined on three gate electrode tracks with crossing gate electrode connections, in accordance with one embodiment of the present invention;



FIG. 11 shows a multi-level layout including a cross-coupled transistor configuration defined on four gate electrode tracks with crossing gate electrode connections, in accordance with one embodiment of the present invention;



FIG. 12 shows a multi-level layout including a cross-coupled transistor configuration defined on two gate electrode tracks without crossing gate electrode connections, in accordance with one embodiment of the present invention;



FIG. 13 shows a multi-level layout including a cross-coupled transistor configuration defined on three gate electrode tracks without crossing gate electrode connections, in accordance with one embodiment of the present invention;



FIG. 14A shows a generalized multiplexer circuit in which all four cross-coupled transistors are directly connected to the common node, in accordance with one embodiment of the present invention;



FIG. 14B shows an exemplary implementation of the multiplexer circuit of FIG. 14A with a detailed view of the pull up logic, and the pull down logic, in accordance with one embodiment of the present invention;



FIG. 14C shows a multi-level layout of the multiplexer circuit of FIG. 14B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention;



FIG. 15A shows the multiplexer circuit of FIG. 14A in which two cross-coupled transistors remain directly connected to the common node, and in which two cross-coupled transistors are positioned outside the pull up logic and pull down logic, respectively, relative to the common node, in accordance with one embodiment of the present invention;



FIG. 15B shows an exemplary implementation of the multiplexer circuit of FIG. 15A with a detailed view of the pull up logic and the pull down logic, in accordance with one embodiment of the present invention;



FIG. 15C shows a multi-level layout of the multiplexer circuit of FIG. 15B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention;



FIG. 16A shows a generalized multiplexer circuit in which the cross-coupled transistors are connected to form two transmission gates to the common node, in accordance with one embodiment of the present invention;



FIG. 16B shows an exemplary implementation of the multiplexer circuit of FIG. 16A with a detailed view of the driving logic, in accordance with one embodiment of the present invention;



FIG. 16C shows a multi-level layout of the multiplexer circuit of FIG. 16B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention;



FIG. 17A shows a generalized multiplexer circuit in which two transistors of the four cross-coupled transistors are connected to form a transmission gate to the common node, in accordance with one embodiment of the present invention;



FIG. 17B shows an exemplary implementation of the multiplexer circuit of FIG. 17A with a detailed view of the driving logic, in accordance with one embodiment of the present invention;



FIG. 17C shows a multi-level layout of the multiplexer circuit of FIG. 17B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention;



FIG. 18A shows a generalized latch circuit implemented using the cross-coupled transistor configuration, in accordance with one embodiment of the present invention;



FIG. 18B shows an exemplary implementation of the latch circuit of FIG. 18A with a detailed view of the pull up driver logic, the pull down driver logic, the pull up feedback logic, and the pull down feedback logic, in accordance with one embodiment of the present invention;



FIG. 18C shows a multi-level layout of the latch circuit of FIG. 18B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention;



FIG. 19A shows the latch circuit of FIG. 18A in which two cross-coupled transistors remain directly connected to the common node, and in which two cross-coupled transistors are positioned outside the pull up driver logic and pull down driver logic, respectively, relative to the common node, in accordance with one embodiment of the present invention;



FIG. 19B shows an exemplary implementation of the latch circuit of FIG. 19A with a detailed view of the pull up driver logic, the pull down driver logic, the pull up feedback logic, and the pull down feedback logic, in accordance with one embodiment of the present invention;



FIG. 19C shows a multi-level layout of the latch circuit of FIG. 19B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention;



FIG. 20A shows the latch circuit of FIG. 18A in which two cross-coupled transistors remain directly connected to the common node, and in which two cross-coupled transistors are positioned outside the pull up feedback logic and pull down feedback logic, respectively, relative to the common node, in accordance with one embodiment of the present invention;



FIG. 20B shows an exemplary implementation of the latch circuit of FIG. 20A with a detailed view of the pull up driver logic, the pull down driver logic, the pull up feedback logic, and the pull down feedback logic, in accordance with one embodiment of the present invention;



FIG. 20C shows a multi-level layout of the latch circuit of FIG. 20B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention;



FIG. 21A shows a generalized latch circuit in which cross-coupled transistors are connected to form two transmission gates to the common node, in accordance with one embodiment of the present invention;



FIG. 21B shows an exemplary implementation of the latch circuit of FIG. 21A with a detailed view of the driving logic and the feedback logic, in accordance with one embodiment of the present invention;



FIG. 21C shows a multi-level layout of the latch circuit of FIG. 21B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention;



FIG. 22A shows a generalized latch circuit in which two transistors of the four cross-coupled transistors are connected to form a transmission gate to the common node, in accordance with one embodiment of the present invention;



FIG. 22B shows an exemplary implementation of the latch circuit of FIG. 22A with a detailed view of the driving logic, the pull up feedback logic, and the pull down feedback logic, in accordance with one embodiment of the present invention;



FIG. 22C shows a multi-level layout of the latch circuit of FIG. 22B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention;



FIG. 23 shows an embodiment in which two PMOS transistors of the cross-coupled transistors are respectively disposed over physically separated p-type diffusion regions, two NMOS transistors of the cross-coupled transistors are disposed over a common n-type diffusion region, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node;



FIG. 24 shows an embodiment in which two PMOS transistors of the cross-coupled transistors are disposed over a common p-type diffusion region, two NMOS transistors of the cross-coupled transistors are respectively disposed over physically separated n-type diffusion regions, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node; and



FIG. 25 shows an embodiment in which two PMOS transistors of the cross-coupled transistors are respectively disposed over physically separated p-type diffusion regions, two NMOS transistors of the cross-coupled transistors are respectively disposed over physically separated n-type diffusion regions, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node;



FIGS. 26-99, 150-157, and 168-172 illustrate various cross-coupled transistor layout embodiments in which two PMOS transistors of the cross-coupled transistors are disposed over a common p-type diffusion region, two NMOS transistors of the cross-coupled transistors are disposed over a common n-type diffusion region, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node;



FIGS. 45A-45B show annotated versions of FIG. 45;



FIGS. 51A-51B show annotated versions of FIG. 51;



FIGS. 59A-59B show annotated versions of FIG. 59;



FIGS. 68A-68C show annotated versions of FIG. 68;



FIGS. 156A-156B show annotated versions of FIG. 156;



FIGS. 157A-157B show annotated versions of FIG. 157;



FIGS. 170A-170B show annotated versions of FIG. 170;



FIGS. 103, 105, 112-149, 167, 184, and 186 illustrate various cross-coupled transistor layout embodiments in which two PMOS transistors of the cross-coupled transistors are respectively disposed over physically separated p-type diffusion regions, two NMOS transistors of the cross-coupled transistors are disposed over a common n-type diffusion region, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node;



FIGS. 158-166, 173-183, 185, and 187-191 illustrate various cross-coupled transistor layout embodiments in which two PMOS transistors of the cross-coupled transistors are respectively disposed over physically separated p-type diffusion regions, two NMOS transistors of the cross-coupled transistors are respectively disposed over physically separated n-type diffusion regions, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node;



FIGS. 100, 101, 102, 104, and 106-111 show exemplary cross-coupled transistor layouts in which the n-type and p-type diffusion regions of the cross-coupled transistors are shown to be electrically connected to a common node;



FIGS. 109A-109C show annotated versions of FIG. 109;



FIGS. 111A-111B show annotated versions of FIG. 111; and



FIG. 192 shows another exemplary cross-couple transistor layout in which the common diffusion node shared between the cross-coupled transistors 16601p, 16603p, 16605p, and 16607p has one or more transistors defined thereover.





DETAILED DESCRIPTION

In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one skilled in the art that the present invention may be practiced without some or all of these specific details. In other instances, well known process operations have not been described in detail in order not to unnecessarily obscure the present invention.


SRAM Bit Cell Configuration



FIG. 1A shows an SRAM (Static Random Access Memory) bit cell circuit, in accordance with the prior art. The SRAM bit cell includes two cross-coupled inverters 106 and 102. Specifically, an output 106B of inverter 106 is connected to an input 102A of inverter 102, and an output 102B of inverter 102 is connected to an input 106A of inverter 106. The SRAM bit cell further includes two NMOS pass transistors 100 and 104. The NMOS pass transistor 100 is connected between a bit-line 103 and a node 109 corresponding to both the output 106B of inverter 106 and the input 102A of inverter 102. The NMOS pass transistor 104 is connected between a bit-line 105 and a node 111 corresponding to both the output 102B of inverter 102 and the input 106A of inverter 106. Also, the respective gates of NMOS pass transistors 100 and 104 are each connected to a word line 107, which controls access to the SRAM bit cell through the NMOS pass transistors 100 and 104. The SRAM bit cell requires bi-directional write, which means that when bit-line 103 is driven high, bit-line 105 is driven low, vice-versa. It should be understood by those skilled in the art that a logic state stored in the SRAM bit cell is maintained in a complementary manner by nodes 109 and 111.



FIG. 1B shows the SRAM bit cell of FIG. 1A with the inverters 106 and 102 expanded to reveal their respective internal transistor configurations, in accordance with the prior art. The inverter 106 include a PMOS transistor 115 and an NMOS transistor 113. The respective gates of the PMOS and NMOS transistors 115, 113 are connected together to form the input 106A of inverter 106. Also, each of PMOS and NMOS transistors 115, 113 have one of their respective terminals connected together to form the output 106B of inverter 106. A remaining terminal of PMOS transistor 115 is connected to a power supply 117. A remaining terminal of NMOS transistor 113 is connected to a ground potential 119. Therefore, PMOS and NMOS transistors 115, 113 are activated in a complementary manner. When a high logic state is present at the input 106A of the inverter 106, the NMOS transistor 113 is turned on and the PMOS transistor 115 is turned off, thereby causing a low logic state to be generated at output 106B of the inverter 106. When a low logic state is present at the input 106A of the inverter 106, the NMOS transistor 113 is turned off and the PMOS transistor 115 is turned on, thereby causing a high logic state to be generated at output 106B of the inverter 106.


The inverter 102 is defined in an identical manner to inverter 106. The inverter 102 include a PMOS transistor 121 and an NMOS transistor 123. The respective gates of the PMOS and NMOS transistors 121, 123 are connected together to form the input 102A of inverter 102. Also, each of PMOS and NMOS transistors 121, 123 have one of their respective terminals connected together to form the output 102B of inverter 102. A remaining terminal of PMOS transistor 121 is connected to the power supply 117. A remaining terminal of NMOS transistor 123 is connected to the ground potential 119. Therefore, PMOS and NMOS transistors 121, 123 are activated in a complementary manner. When a high logic state is present at the input 102A of the inverter 102, the NMOS transistor 123 is turned on and the PMOS transistor 121 is turned off, thereby causing a low logic state to be generated at output 102B of the inverter 102. When a low logic state is present at the input 102A of the inverter 102, the NMOS transistor 123 is turned off and the PMOS transistor 121 is turned on, thereby causing a high logic state to be generated at output 102B of the inverter 102.


Cross-Coupled Transistor Configuration



FIG. 2 shows a cross-coupled transistor configuration, in accordance with one embodiment of the present invention. The cross-coupled transistor configuration includes four transistors: a PMOS transistor 401, an NMOS transistor 405, a PMOS transistor 403, and an NMOS transistor 407. The PMOS transistor 401 has one terminal connected to pull up logic 209A, and its other terminal connected to a common node 495. The NMOS transistor 405 has one terminal connected to pull down logic 211A, and its other terminal connected to the common node 495. The PMOS transistor 403 has one terminal connected to pull up logic 209B, and its other terminal connected to the common node 495. The NMOS transistor 407 has one terminal connected to pull down logic 211B, and its other terminal connected to the common node 495. Respective gates of the PMOS transistor 401 and the NMOS transistor 407 are both connected to a gate node 491. Respective gates of the NMOS transistor 405 and the PMOS transistor 403 are both connected to a gate node 493. The gate nodes 491 and 493 are also referred to as control nodes 491 and 493, respectively. Moreover, each of the common node 495, the gate node 491, and the gate node 493 can be referred to as an electrical connection 495, 491, 493, respectively.


Based on the foregoing, the cross-coupled transistor configuration includes four transistors: 1) a first PMOS transistor, 2) a first NMOS transistor, 3) a second PMOS transistor, and 4) a second NMOS transistor. Furthermore, the cross-coupled transistor configuration includes three required electrical connections: 1) each of the four transistors has one of its terminals connected to a same common node, 2) gates of one PMOS transistor and one NMOS transistor are both connected to a first gate node, and 3) gates of the other PMOS transistor and the other NMOS transistor are both connected to a second gate node.


It should be understood that the cross-coupled transistor configuration of FIG. 2 represents a basic configuration of cross-coupled transistors. In other embodiments, additional circuitry components can be connected to any node within the cross-coupled transistor configuration of FIG. 2. Moreover, in other embodiments, additional circuitry components can be inserted between any one or more of the cross-coupled transistors (401, 405, 403, 407) and the common node 495, without departing from the cross-coupled transistor configuration of FIG. 2.


Difference Between SRAM Bit Cell and Cross-Coupled Transistor Configurations


It should be understood that the SRAM bit cell of FIGS. 1A-1B does not include a cross-coupled transistor configuration. In particular, it should be understood that the cross-coupled “inverters” 106 and 102 within the SRAM bit cell neither represent nor infer a cross-coupled “transistor” configuration. As discussed above, the cross-coupled transistor configuration requires that each of the four transistors has one of its terminals electrically connected to the same common node. This does not occur in the SRAM bit cell.


With reference to the SRAM bit cell in FIG. 1B, the terminals of PMOS transistor 115 and NMOS transistor 113 are connected together at node 109, but the terminals of PMOS transistor 121 and NMOS transistor 123 are connected together at node 111. More specifically, the terminals of PMOS transistor 115 and NMOS transistor 113 that are connected together at the output 106B of the inverter are connected to the gates of each of PMOS transistor 121 and NMOS transistor 123, and therefore are not connected to both of the terminals of PMOS transistor 121 and NMOS transistor 123. Therefore, the SRAM bit cell does not include four transistors (two PMOS and two NMOS) that each have one of its terminals connected together at a same common node. Consequently, the SRAM bit cell does represent or include a cross-coupled transistor configuration, such as described with regard to FIG. 2.


Restricted Gate Level Layout Architecture


The present invention implements a restricted gate level layout architecture within a portion of a semiconductor chip. For the gate level, a number of parallel virtual lines are defined to extend across the layout. These parallel virtual lines are referred to as gate electrode tracks, as they are used to index placement of gate electrodes of various transistors within the layout. In one embodiment, the parallel virtual lines which form the gate electrode tracks are defined by a perpendicular spacing therebetween equal to a specified gate electrode pitch. Therefore, placement of gate electrode segments on the gate electrode tracks corresponds to the specified gate electrode pitch. In another embodiment the gate electrode tracks are spaced at variable pitches greater than or equal to a specified gate electrode pitch.



FIG. 3A shows an example of gate electrode tracks 301A-301E defined within the restricted gate level layout architecture, in accordance with one embodiment of the present invention. Gate electrode tracks 301A-301E are formed by parallel virtual lines that extend across the gate level layout of the chip, with a perpendicular spacing therebetween equal to a specified gate electrode pitch 307. For illustrative purposes, complementary diffusion regions 303 and 305 are shown in FIG. 3A. It should be understood that the diffusion regions 303 and 305 are defined in the diffusion level below the gate level. Also, it should be understood that the diffusion regions 303 and 305 are provided by way of example and in no way represent any limitation on diffusion region size, shape, and/or placement within the diffusion level relative to the restricted gate level layout architecture.


Within the restricted gate level layout architecture, a gate level feature layout channel is defined about a given gate electrode track so as to extend between gate electrode tracks adjacent to the given gate electrode track. For example, gate level feature layout channels 301A-1 through 301E-1 are defined about gate electrode tracks 301A through 301E, respectively. It should be understood that each gate electrode track has a corresponding gate level feature layout channel. Also, for gate electrode tracks positioned adjacent to an edge of a prescribed layout space, e.g., adjacent to a cell boundary, the corresponding gate level feature layout channel extends as if there were a virtual gate electrode track outside the prescribed layout space, as illustrated by gate level feature layout channels 301A-1 and 301E-1. It should be further understood that each gate level feature layout channel is defined to extend along an entire length of its corresponding gate electrode track. Thus, each gate level feature layout channel is defined to extend across the gate level layout within the portion of the chip to which the gate level layout is associated.


Within the restricted gate level layout architecture, gate level features associated with a given gate electrode track are defined within the gate level feature layout channel associated with the given gate electrode track. A contiguous gate level feature can include both a portion which defines a gate electrode of a transistor, and a portion that does not define a gate electrode of a transistor. Thus, a contiguous gate level feature can extend over both a diffusion region and a dielectric region of an underlying chip level. In one embodiment, each portion of a gate level feature that forms a gate electrode of a transistor is positioned to be substantially centered upon a given gate electrode track. Furthermore, in this embodiment, portions of the gate level feature that do not form a gate electrode of a transistor can be positioned within the gate level feature layout channel associated with the given gate electrode track. Therefore, a given gate level feature can be defined essentially anywhere within a given gate level feature layout channel, so long as gate electrode portions of the given gate level feature are centered upon the gate electrode track corresponding to the given gate level feature layout channel, and so long as the given gate level feature complies with design rule spacing requirements relative to other gate level features in adjacent gate level layout channels. Additionally, physical contact is prohibited between gate level features defined in gate level feature layout channels that are associated with adjacent gate electrode tracks.



FIG. 3B shows the exemplary restricted gate level layout architecture of FIG. 3A with a number of exemplary gate level features 309-323 defined therein, in accordance with one embodiment of the present invention. The gate level feature 309 is defined within the gate level feature layout channel 301A-1 associated with gate electrode track 301A. The gate electrode portions of gate level feature 309 are substantially centered upon the gate electrode track 301A. Also, the non-gate electrode portions of gate level feature 309 maintain design rule spacing requirements with gate level features 311 and 313 defined within adjacent gate level feature layout channel 301B-1. Similarly, gate level features 311-323 are defined within their respective gate level feature layout channel, and have their gate electrode portions substantially centered upon the gate electrode track corresponding to their respective gate level feature layout channel. Also, it should be appreciated that each of gate level features 311-323 maintains design rule spacing requirements with gate level features defined within adjacent gate level feature layout channels, and avoids physical contact with any another gate level feature defined within adjacent gate level feature layout channels.


A gate electrode corresponds to a portion of a respective gate level feature that extends over a diffusion region, wherein the respective gate level feature is defined in its entirety within a gate level feature layout channel. Each gate level feature is defined within its gate level feature layout channel without physically contacting another gate level feature defined within an adjoining gate level feature layout channel. As illustrated by the example gate level feature layout channels 301A-1 through 301E-1 of FIG. 3B, each gate level feature layout channel is associated with a given gate electrode track and corresponds to a layout region that extends along the given gate electrode track and perpendicularly outward in each opposing direction from the given gate electrode track to a closest of either an adjacent gate electrode track or a virtual gate electrode track outside a layout boundary.


Some gate level features may have one or more contact head portions defined at any number of locations along their length. A contact head portion of a given gate level feature is defined as a segment of the gate level feature having a height and a width of sufficient size to receive a gate contact structure, wherein “width” is defined across the substrate in a direction perpendicular to the gate electrode track of the given gate level feature, and wherein “height” is defined across the substrate in a direction parallel to the gate electrode track of the given gate level feature. It should be appreciated that a contact head of a gate level feature, when viewed from above, can be defined by essentially any layout shape, including a square or a rectangle. Also, depending on layout requirements and circuit design, a given contact head portion of a gate level feature may or may not have a gate contact defined thereabove.


A gate level of the various embodiments disclosed herein is defined as a restricted gate level, as discussed above. Some of the gate level features form gate electrodes of transistor devices. Others of the gate level features can form conductive segments extending between two points within the gate level. Also, others of the gate level features may be non-functional with respect to integrated circuit operation. It should be understood that the each of the gate level features, regardless of function, is defined to extend across the gate level within their respective gate level feature layout channels without physically contacting other gate level features defined with adjacent gate level feature layout channels.


In one embodiment, the gate level features are defined to provide a finite number of controlled layout shape-to-shape lithographic interactions which can be accurately predicted and optimized for in manufacturing and design processes. In this embodiment, the gate level features are defined to avoid layout shape-to-shape spatial relationships which would introduce adverse lithographic interaction within the layout that cannot be accurately predicted and mitigated with high probability. However, it should be understood that changes in direction of gate level features within their gate level layout channels are acceptable when corresponding lithographic interactions are predictable and manageable.


It should be understood that each of the gate level features, regardless of function, is defined such that no gate level feature along a given gate electrode track is configured to connect directly within the gate level to another gate level feature defined along a different gate electrode track without utilizing a non-gate level feature. Moreover, each connection between gate level features that are placed within different gate level layout channels associated with different gate electrode tracks is made through one or more non-gate level features, which may be defined in higher interconnect levels, i.e., through one or more interconnect levels above the gate level, or by way of local interconnect features at or below the gate level.


Cross-Coupled Transistor Layouts


As discussed above, the cross-coupled transistor configuration includes four transistors (2 PMOS transistors and 2 NMOS transistors). In various embodiments of the present invention, gate electrodes defined in accordance with the restricted gate level layout architecture are respectively used to form the four transistors of a cross-coupled transistor configuration layout. FIG. 4 shows diffusion and gate level layouts of a cross-coupled transistor configuration, in accordance with one embodiment of the present invention. The cross-coupled transistor layout of FIG. 4 includes the first PMOS transistor 401 defined by a gate electrode 401A extending along a gate electrode track 450 and over a p-type diffusion region 480. The first NMOS transistor 407 is defined by a gate electrode 407A extending along a gate electrode track 456 and over an n-type diffusion region 486. The second PMOS transistor 403 is defined by a gate electrode 403A extending along the gate electrode track 456 and over a p-type diffusion region 482. The second NMOS transistor 405 is defined by a gate electrode 405A extending along the gate electrode track 450 and over an n-type diffusion region 484.


The gate electrodes 401A and 407A of the first PMOS transistor 401 and first NMOS transistor 407, respectively, are electrically connected to the first gate node 491 so as to be exposed to a substantially equivalent gate electrode voltage. Similarly, the gate electrodes 403A and 405A of the second PMOS transistor 403 and second NMOS transistor 405, respectively, are electrically connected to the second gate node 493 so as to be exposed to a substantially equivalent gate electrode voltage. Also, each of the four transistors 401, 403, 405, 407 has a respective diffusion terminal electrically connected to the common output node 495.


The cross-coupled transistor layout can be implemented in a number of different ways within the restricted gate level layout architecture. In the exemplary embodiment of FIG. 4, the gate electrodes 401A and 405A of the first PMOS transistor 401 and second NMOS transistor 405 are positioned along the same gate electrode track 450. Similarly, the gate electrodes 403A and 407A of the second PMOS transistor 403 and second NMOS transistor 407 are positioned along the same gate electrode track 456. Thus, the particular embodiment of FIG. 4 can be characterized as a cross-coupled transistor configuration defined on two gate electrode tracks with crossing gate electrode connections.



FIG. 5 shows a variation of the cross-coupled transistor configuration of FIG. 4 in which the cross-coupled transistor configuration is defined on three gate electrode tracks with crossing gate electrode connections. Specifically, the gate electrode 401A of the first PMOS transistor 401 is defined on the gate electrode track 450. The gate electrode 403A of the second PMOS transistor 403 is defined on the gate electrode track 456. The gate electrode 407A of the first NMOS transistor 407 is defined on a gate electrode track 456. And, the gate electrode 405A of the second NMOS transistor 405 is defined on a gate electrode track 448. Thus, the particular embodiment of FIG. 5 can be characterized as a cross-coupled transistor configuration defined on three gate electrode tracks with crossing gate electrode connections.



FIG. 6 shows a variation of the cross-coupled transistor configuration of FIG. 4 in which the cross-coupled transistor configuration is defined on four gate electrode tracks with crossing gate electrode connections. Specifically, the gate electrode 401A of the first PMOS transistor 401 is defined on the gate electrode track 450. The gate electrode 403A of the second PMOS transistor 403 is defined on the gate electrode track 456. The gate electrode 407A of the first NMOS transistor 407 is defined on a gate electrode track 458. And, the gate electrode 405A of the second NMOS transistor 405 is defined on a gate electrode track 454. Thus, the particular embodiment of FIG. 6 can be characterized as a cross-coupled transistor configuration defined on four gate electrode tracks with crossing gate electrode connections.



FIG. 7 shows a variation of the cross-coupled transistor configuration of FIG. 4 in which the cross-coupled transistor configuration is defined on two gate electrode tracks without crossing gate electrode connections. Specifically, the gate electrode 401A of the first PMOS transistor 401 is defined on the gate electrode track 450. The gate electrode 407A of the first NMOS transistor 407 is also defined on a gate electrode track 450. The gate electrode 403A of the second PMOS transistor 403 is defined on the gate electrode track 456. And, the gate electrode 405A of the second NMOS transistor 405 is also defined on a gate electrode track 456. Thus, the particular embodiment of FIG. 7 can be characterized as a cross-coupled transistor configuration defined on two gate electrode tracks without crossing gate electrode connections.



FIG. 8 shows a variation of the cross-coupled transistor configuration of FIG. 4 in which the cross-coupled transistor configuration is defined on three gate electrode tracks without crossing gate electrode connections. Specifically, the gate electrode 401A of the first PMOS transistor 401 is defined on the gate electrode track 450. The gate electrode 407A of the first NMOS transistor 407 is also defined on a gate electrode track 450. The gate electrode 403A of the second PMOS transistor 403 is defined on the gate electrode track 454. And, the gate electrode 405A of the second NMOS transistor 405 is defined on a gate electrode track 456. Thus, the particular embodiment of FIG. 8 can be characterized as a cross-coupled transistor configuration defined on three gate electrode tracks without crossing gate electrode connections.



FIG. 9 shows a variation of the cross-coupled transistor configuration of FIG. 4 in which the cross-coupled transistor configuration is defined on four gate electrode tracks without crossing gate electrode connections. Specifically, the gate electrode 401A of the first PMOS transistor 401 is defined on the gate electrode track 450. The gate electrode 403A of the second PMOS transistor 403 is defined on the gate electrode track 454. The gate electrode 407A of the first NMOS transistor 407 is defined on a gate electrode track 452. And, the gate electrode 405A of the second NMOS transistor 405 is defined on a gate electrode track 456. Thus, the particular embodiment of FIG. 9 can be characterized as a cross-coupled transistor configuration defined on four gate electrode tracks without crossing gate electrode connections.


It should be appreciated that although the cross-coupled transistors 401, 403, 405, 407 of FIGS. 4-9 are depicted as having their own respective diffusion region 480, 482, 484, 486, respectively, other embodiments may utilize a contiguous p-type diffusion region for PMOS transistors 401 and 403, and/or utilize a contiguous n-type diffusion region for NMOS transistors 405 and 407. Moreover, although the example layouts of FIGS. 4-9 depict the p-type diffusion regions 480 and 482 in a vertically aligned position, it should be understood that the p-type diffusion regions 480 and 482 may not be vertically aligned in other embodiments. Similarly, although the example layouts of FIGS. 4-9 depict the n-type diffusion regions 484 and 486 in a vertically aligned position, it should be understood that the n-type diffusion regions 484 and 486 may not be vertically aligned in other embodiments.


For example, the cross-coupled transistor layout of FIG. 4 includes the first PMOS transistor 401 defined by the gate electrode 401A extending along the gate electrode track 450 and over a first p-type diffusion region 480. And, the second PMOS transistor 403 is defined by the gate electrode 403A extending along the gate electrode track 456 and over a second p-type diffusion region 482. The first NMOS transistor 407 is defined by the gate electrode 407A extending along the gate electrode track 456 and over a first n-type diffusion region 486. And, the second NMOS transistor 405 is defined by the gate electrode 405A extending along the gate electrode track 450 and over a second n-type diffusion region 484.


The gate electrode tracks 450 and 456 extend in a first parallel direction. At least a portion of the first p-type diffusion region 480 and at least a portion of the second p-type diffusion region 482 are formed over a first common line of extent that extends across the substrate perpendicular to the first parallel direction of the gate electrode tracks 450 and 456. Additionally, at least a portion of the first n-type diffusion region 486 and at least a portion of the second n-type diffusion region 484 are formed over a second common line of extent that extends across the substrate perpendicular to the first parallel direction of the gate electrode tracks 450 and 456.



FIG. 14C shows that two PMOS transistors (401A and 403A) of the cross-coupled transistors are disposed over a common p-type diffusion region (PDIFF), two NMOS transistors (405A and 407A) of the cross-coupled transistors are disposed over a common n-type diffusion region (NDIFF), and the p-type (PDIFF) and n-type (NDIFF) diffusion regions associated with the cross-coupled transistors are electrically connected to a common node 495. The gate electrodes of the cross-coupled transistors (401A, 403A, 405A, 407A) extend in a first parallel direction. At least a portion of a first p-type diffusion region associated with the first PMOS transistor 401A and at least a portion of a second p-type diffusion region associated with the second PMOS transistor 403A are formed over a first common line of extent that extends across the substrate perpendicular to the first parallel direction of the gate electrodes. Additionally, at least a portion of a first n-type diffusion region associated with the first NMOS transistor 405A and at least a portion of a second n-type diffusion region associated with the second NMOS transistor 407A are formed over a second common line of extent that extends across the substrate perpendicular to the first parallel direction of the gate electrodes.


In another embodiment, two PMOS transistors of the cross-coupled transistors are respectively disposed over physically separated p-type diffusion regions, two NMOS transistors of the cross-coupled transistors are disposed over a common n-type diffusion region, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node. FIG. 23 illustrates a cross-coupled transistor layout embodiment in which two PMOS transistors (2301 and 2303) of the cross-coupled transistors are respectively disposed over physically separated p-type diffusion regions (2302 and 2304), two NMOS transistors (2305 and 2307) of the cross-coupled transistors are disposed over a common n-type diffusion region 2306, and the p-type (2302, 2304) and n-type 2306 diffusion regions associated with the cross-coupled transistors are electrically connected to a common node 2309.



FIG. 23 shows that the gate electrodes of the cross-coupled transistors (2301, 2303, 2305, 2307) extend in a first parallel direction 2311. FIG. 23 also shows that the first 2302 and second 2304 p-type diffusion regions are formed in a spaced apart manner relative to the first parallel direction 2311 of the gate electrodes, such that no single line of extent that extends across the substrate in a direction 2313 perpendicular to the first parallel direction 2311 of the gate electrodes intersects both the first 2302 and second 2304 p-type diffusion regions. Also, FIG. 23 shows that at least a portion of a first n-type diffusion region (part of 2306) associated with a first NMOS transistor 2305 and at least a portion of a second n-type diffusion region (part of 2306) associated with a second NMOS transistor 2307 are formed over a common line of extent that extends across the substrate in the direction 2313 perpendicular to the first parallel direction 2311 of the gate electrodes.


In another embodiment, two PMOS transistors of the cross-coupled transistors are disposed over a common p-type diffusion region, two NMOS transistors of the cross-coupled transistors are respectively disposed over physically separated n-type diffusion regions, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node. FIG. 24 shows the cross-coupled transistor embodiment of FIG. 23, with the p-type (2302 and 2304) and n-type 2306 diffusion regions of FIG. 23 reversed to n-type (2402 and 2404) and p-type 2406 diffusion regions, respectively. FIG. 24 illustrates a cross-coupled transistor layout embodiment in which two PMOS transistors (2405 and 2407) of the cross-coupled transistors are disposed over a common p-type diffusion region 2406, two NMOS transistors (2401 and 2403) of the cross-coupled transistors are respectively disposed over physically separated n-type diffusion regions (2402 and 2404), and the p-type 2406 and n-type (2402 and 2404) diffusion regions associated with the cross-coupled transistors are electrically connected to a common node 2409.



FIG. 24 shows that the gate electrodes of the cross-coupled transistors (2401, 2403, 2405, 2407) extend in a first parallel direction 2411. FIG. 24 also shows that at least a portion of a first p-type diffusion region (part of 2406) associated with a first PMOS transistor 2405 and at least a portion of a second p-type diffusion region (part of 2406) associated with a second PMOS transistor 2407 are formed over a common line of extent that extends across the substrate in a direction 2413 perpendicular to the first parallel direction 2411 of the gate electrodes. Also, FIG. 24 shows that the first 2402 and second 2404 n-type diffusion regions are formed in a spaced apart manner relative to the first parallel direction 2411, such that no single line of extent that extends across the substrate in the direction 2413 perpendicular to the first parallel direction 2411 of the gate electrodes intersects both the first 2402 and second 2404 n-type diffusion regions.


In yet another embodiment, two PMOS transistors of the cross-coupled transistors are respectively disposed over physically separated p-type diffusion regions, two NMOS transistors of the cross-coupled transistors are respectively disposed over physically separated n-type diffusion regions, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node. FIG. 25 shows a cross-coupled transistor layout embodiment in which two PMOS transistors (2501 and 2503) of the cross-coupled transistors are respectively disposed over physically separated p-type diffusion regions (2502 and 2504), two NMOS transistors (2505 and 2507) of the cross-coupled transistors are respectively disposed over physically separated n-type diffusion regions (2506 and 2508), and the p-type (2502 and 2504) and n-type (2506 and 2508) diffusion regions associated with the cross-coupled transistors are electrically connected to a common node 2509.



FIG. 25 shows that the gate electrodes of the cross-coupled transistors (2501, 2503, 2505, 2507) extend in a first parallel direction 2511. FIG. 25 also shows that the first 2502 and second 2504 p-type diffusion regions are formed in a spaced apart manner relative to the first parallel direction 2511, such that no single line of extent that extends across the substrate in a direction 2513 perpendicular to the first parallel direction 2511 of the gate electrodes intersects both the first 2502 and second 2504 p-type diffusion regions. Also, FIG. 25 shows that the first 2506 and second 2508 n-type diffusion regions are formed in a spaced apart manner relative to the first parallel direction 2511, such that no single line of extent that extends across the substrate in the direction 2513 perpendicular to the first parallel direction 2511 of the gate electrodes intersects both the first 2506 and second 2508 n-type diffusion regions.


In FIGS. 4-9, the gate electrode connections are electrically represented by lines 491 and 493, and the common node electrical connection is represented by line 495. It should be understood that in layout space each of the gate electrode electrical connections 491, 493, and the common node electrical connection 495 can be structurally defined by a number of layout shapes extending through multiple chip levels. FIGS. 10-13 show examples of how the gate electrode electrical connections 491, 493, and the common node electrical connection 495 can be defined in different embodiments. It should be understood that the example layouts of FIGS. 10-13 are provided by way of example and in no way represent an exhaustive set of possible multi-level connections that can be utilized for the gate electrode electrical connections 491, 493, and the common node electrical connection 495.



FIG. 10 shows a multi-level layout including a cross-coupled transistor configuration defined on three gate electrode tracks with crossing gate electrode connections, in accordance with one embodiment of the present invention. The layout of FIG. 10 represents an exemplary implementation of the cross-coupled transistor embodiment of FIG. 5. The electrical connection 491 between the gate electrode 401A of the first PMOS transistor 401 and the gate electrode 407A of the first NMOS transistor 407 is formed by a multi-level connection that includes a gate contact 1001, a (two-dimensional) metal-1 structure 1003, and a gate contact 1005. The electrical connection 493 between the gate electrode 403A of the second PMOS transistor 403 and the gate electrode 405A of the second NMOS transistor 405 is formed by a multi-level connection that includes a gate contact 1007, a (two-dimensional) metal-1 structure 1009, and a gate contact 1011. The output node electrical connection 495 is formed by a multi-level connection that includes a diffusion contact 1013, a (two-dimensional) metal-1 structure 1015, a diffusion contact 1017, and a diffusion contact 1019.



FIG. 11 shows a multi-level layout including a cross-coupled transistor configuration defined on four gate electrode tracks with crossing gate electrode connections, in accordance with one embodiment of the present invention. The layout of FIG. 11 represents an exemplary implementation of the cross-coupled transistor embodiment of FIG. 6. The electrical connection 491 between the gate electrode 401A of the first PMOS transistor 401 and the gate electrode 407A of the first NMOS transistor 407 is formed by a multi-level connection that includes a gate contact 1101, a (two-dimensional) metal-1 structure 1103, and a gate contact 1105. The electrical connection 493 between the gate electrode 403A of the second PMOS transistor 403 and the gate electrode 405A of the second NMOS transistor 405 is formed by a multi-level connection that includes a gate contact 1107, a (one-dimensional) metal-1 structure 1109, a via 1111, a (one-dimensional) metal-2 structure 1113, a via 1115, a (one-dimensional) metal-1 structure 1117, and a gate contact 1119. The output node electrical connection 495 is formed by a multi-level connection that includes a diffusion contact 1121, a (two-dimensional) metal-1 structure 1123, a diffusion contact 1125, and a diffusion contact 1127.



FIG. 12 shows a multi-level layout including a cross-coupled transistor configuration defined on two gate electrode tracks without crossing gate electrode connections, in accordance with one embodiment of the present invention. The layout of FIG. 12 represents an exemplary implementation of the cross-coupled transistor embodiment of FIG. 7. The gate electrodes 401A and 407A of the first PMOS transistor 401 and first NMOS transistor 407, respectively, are formed by a contiguous gate level structure placed on the gate electrode track 450. Therefore, the electrical connection 491 between the gate electrodes 401A and 407A is made directly within the gate level along the single gate electrode track 450. Similarly, the gate electrodes 403A and 405A of the second PMOS transistor 403 and second NMOS transistor 405, respectively, are formed by a contiguous gate level structure placed on the gate electrode track 456. Therefore, the electrical connection 493 between the gate electrodes 403A and 405A is made directly within the gate level along the single gate electrode track 456. The output node electrical connection 495 is formed by a multi-level connection that includes a diffusion contact 1205, a (one-dimensional) metal-1 structure 1207, and a diffusion contact 1209.


Further with regard to FIG. 12, it should be noted that when the gate electrodes 401A and 407A of the first PMOS transistor 401 and first NMOS transistor 407, respectively, are formed by a contiguous gate level structure, and when the gate electrodes 403A and 405A of the second PMOS transistor 403 and second NMOS transistor 405, respectively, are formed by a contiguous gate level structure, the corresponding cross-coupled transistor layout may include electrical connections between diffusion regions associated with the four cross-coupled transistors 401, 407, 403, 405, that cross in layout space without electrical communication therebetween. For example, diffusion region 1220 of PMOS transistor 403 is electrically connected to diffusion region 1222 of NMOS transistor 407 as indicated by electrical connection 1224, and diffusion region 1230 of PMOS transistor 401 is electrically connected to diffusion region 1232 of NMOS transistor 405 as indicated by electrical connection 1234, wherein electrical connections 1224 and 1234 cross in layout space without electrical communication therebetween.



FIG. 13 shows a multi-level layout including a cross-coupled transistor configuration defined on three gate electrode tracks without crossing gate electrode connections, in accordance with one embodiment of the present invention. The layout of FIG. 13 represents an exemplary implementation of the cross-coupled transistor embodiment of FIG. 8. The gate electrodes 401A and 407A of the first PMOS transistor 401 and first NMOS transistor 407, respectively, are formed by a contiguous gate level structure placed on the gate electrode track 450. Therefore, the electrical connection 491 between the gate electrodes 401A and 407A is made directly within the gate level along the single gate electrode track 450. The electrical connection 493 between the gate electrode 403A of the second PMOS transistor 403 and the gate electrode 405A of the second NMOS transistor 405 is formed by a multi-level connection that includes a gate contact 1303, a (one-dimensional) metal-1 structure 1305, and a gate contact 1307. The output node electrical connection 495 is formed by a multi-level connection that includes a diffusion contact 1311, a (one-dimensional) metal-1 structure 1313, and a diffusion contact 1315.


In one embodiment, electrical connection of the diffusion regions of the cross-coupled transistors to the common node 495 can be made using one or more local interconnect conductors defined at or below the gate level itself. This embodiment may also combine local interconnect conductors with conductors in higher levels (above the gate level) by way of contacts and/or vias to make the electrical connection of the diffusion regions of the cross-coupled transistors to the common node 495. Additionally, in various embodiments, conductive paths used to electrically connect the diffusion regions of the cross-coupled transistors to the common node 495 can be defined to traverse over essentially any area of the chip as required to accommodate a routing solution for the chip.


Also, it should be appreciated that because the n-type and p-type diffusion regions are physically separate, and because the p-type diffusion regions for the two PMOS transistors of the cross-coupled transistors can be physically separate, and because the n-type diffusion regions for the two NMOS transistors of the cross-coupled transistors can be physically separate, it is possible in various embodiments to have each of the four cross-coupled transistors disposed at arbitrary locations in the layout relative to each other. Therefore, unless necessitated by electrical performance or other layout influencing conditions, it is not required that the four cross-coupled transistors be located within a prescribed proximity to each other in the layout. Although, location of the cross-coupled transistors within a prescribed proximity to each other is not precluded, and may be desirable in certain circuit layouts.


In the exemplary embodiments disclosed herein, it should be understood that diffusion regions are not restricted in size. In other words, any given diffusion region can be sized in an arbitrary manner as required to satisfy electrical and/or layout requirements. Additionally, any given diffusion region can be shaped in an arbitrary manner as required to satisfy electrical and/or layout requirements. Also, it should be understood that the four transistors of the cross-coupled transistor configuration, as defined in accordance with the restricted gate level layout architecture, are not required to be the same size. In different embodiments, the four transistors of the cross-coupled transistor configuration can either vary in size (transistor width or transistor gate length) or have the same size, depending on the applicable electrical and/or layout requirements.


Additionally, it should be understood that the four transistors of the cross-coupled transistor configuration are not required to be placed in close proximity to each, although they may be closely placed in some embodiments. More specifically, because connections between the transistors of the cross-coupled transistor configuration can be made by routing through as least one higher interconnect level, there is freedom in placement of the four transistors of the cross-coupled transistor configuration relative to each other. Although, it should be understood that a proximity of the four transistors of the cross-coupled transistor configuration may be governed in certain embodiments by electrical and/or layout optimization requirements.


It should be appreciated that the cross-coupled transistor configurations and corresponding layouts implemented using the restricted gate level layout architecture, as described with regard to FIGS. 2-13, and/or variants thereof, can be used to form many different electrical circuits. For example, a portion of a modern semiconductor chip is likely to include a number of multiplexer circuits and/or latch circuits. Such multiplexer and/or latch circuits can be defined using cross-coupled transistor configurations and corresponding layouts based on the restricted gate level layout architecture, as disclosed herein. Example multiplexer embodiments implemented using the restricted gate level layout architecture and corresponding cross-coupled transistor configurations are described with regard to FIGS. 14A-17C. Example latch embodiments implemented using the restricted gate level layout architecture and corresponding cross-coupled transistor configurations are described with regard to FIGS. 18A-22C. It should be understood that the multiplexer and latch embodiments described with regard to FIGS. 14A-22C are provided by way of example and do not represent an exhaustive set of possible multiplexer and latch embodiments.


Example Multiplexer Embodiments



FIG. 14A shows a generalized multiplexer circuit in which all four cross-coupled transistors 401, 405, 403, 407 are directly connected to the common node 495, in accordance with one embodiment of the present invention. As previously discussed, gates of the first PMOS transistor 401 and first NMOS transistor 407 are electrically connected, as shown by electrical connection 491. Also, gates of the second PMOS transistor 403 and second NMOS transistor 405 are electrically connected, as shown by electrical connection 493. Pull up logic 1401 is electrically connected to the first PMOS transistor 401 at a terminal opposite the common node 495. Pull down logic 1403 is electrically connected to the second NMOS transistor 405 at a terminal opposite the common node 495. Also, pull up logic 1405 is electrically connected to the second PMOS transistor 403 at a terminal opposite the common node 495. Pull down logic 1407 is electrically connected to the first NMOS transistor 407 at a terminal opposite the common node 495.



FIG. 14B shows an exemplary implementation of the multiplexer circuit of FIG. 14A with a detailed view of the pull up logic 1401 and 1405, and the pull down logic 1403 and 1407, in accordance with one embodiment of the present invention. The pull up logic 1401 is defined by a PMOS transistor 1401A connected between a power supply (VDD) and a terminal 1411 of the first PMOS transistor 401 opposite the common node 495. The pull down logic 1403 is defined by an NMOS transistor 1403A connected between a ground potential (GND) and a terminal 1413 of the second NMOS transistor 405 opposite the common node 495. Respective gates of the PMOS transistor 1401A and NMOS transistor 1403A are connected together at a node 1415. The pull up logic 1405 is defined by a PMOS transistor 1405A connected between the power supply (VDD) and a terminal 1417 of the second PMOS transistor 403 opposite the common node 495. The pull down logic 1407 is defined by an NMOS transistor 1407A connected between a ground potential (GND) and a terminal 1419 of the first NMOS transistor 407 opposite the common node 495. Respective gates of the PMOS transistor 1405A and NMOS transistor 1407A are connected together at a node 1421. It should be understood that the implementations of pull up logic 1401, 1405 and pull down logic 1403, 1407 as shown in FIG. 14B are exemplary. In other embodiments, logic different than that shown in FIG. 14B can be used to implement the pull up logic 1401, 1405 and the pull down logic 1403, 1407.



FIG. 14C shows a multi-level layout of the multiplexer circuit of FIG. 14B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention. The electrical connection 491 between the gate electrode 401A of the first PMOS transistor 401 and the gate electrode 407A of the first NMOS transistor 407 is formed by a multi-level connection that includes a gate contact 1445, a (two-dimensional) metal-1 structure 1447, and a gate contact 1449. The electrical connection 493 between the gate electrode 403A of the second PMOS transistor 403 and the gate electrode 405A of the second NMOS transistor 405 is formed by a multi-level connection that includes a gate contact 1431, a (one-dimensional) metal-1 structure 1433, a via 1435, a (one-dimensional) metal-2 structure 1436, a via 1437, a (one-dimensional) metal-1 structure 1439, and a gate contact 1441. The common node electrical connection 495 is formed by a multi-level connection that includes a diffusion contact 1451, a (one-dimensional) metal-1 structure 1453, a via 1455, a (one-dimensional) metal-2 structure 1457, a via 1459, a (one-dimensional) metal-1 structure 1461, and a diffusion contact 1463. Respective gates of the PMOS transistor 1401A and NMOS transistor 1403A are connected to the node 1415 by a gate contact 1443. Also, respective gates of the PMOS transistor 1405A and NMOS transistor 1407A are connected to the node 1421 by a gate contact 1465.



FIG. 15A shows the multiplexer circuit of FIG. 14A in which the two cross-coupled transistors 401 and 405 remain directly connected to the common node 495, and in which the two cross-coupled transistors 403 and 407 are positioned outside the pull up logic 1405 and pull down logic 1407, respectively, relative to the common node 495, in accordance with one embodiment of the present invention. Pull up logic 1405 is electrically connected between the second PMOS transistor 403 and the common node 495. Pull down logic 1407 is electrically connected between the first NMOS transistor 407 and the common node 495. With the exception of repositioning the PMOS/NMOS transistors 403/407 outside of their pull up/down logic 1405/1407 relative to the common node 495, the circuit of FIG. 15A is the same as the circuit of FIG. 14A.



FIG. 15B shows an exemplary implementation of the multiplexer circuit of FIG. 15A with a detailed view of the pull up logic 1401 and 1405, and the pull down logic 1403 and 1407, in accordance with one embodiment of the present invention. As previously discussed with regard to FIG. 14B, the pull up logic 1401 is defined by the PMOS transistor 1401A connected between VDD and the terminal 1411 of the first PMOS transistor 401 opposite the common node 495. Also, the pull down logic 1403 is defined by NMOS transistor 1403A connected between GND and the terminal 1413 of the second NMOS transistor 405 opposite the common node 495. Respective gates of the PMOS transistor 1401A and NMOS transistor 1403A are connected together at the node 1415. The pull up logic 1405 is defined by the PMOS transistor 1405A connected between the second PMOS transistor 403 and the common node 495. The pull down logic 1407 is defined by the NMOS transistor 1407A connected between the first NMOS transistor 407 and the common node 495. Respective gates of the PMOS transistor 1405A and NMOS transistor 1407A are connected together at the node 1421. It should be understood that the implementations of pull up logic 1401, 1405 and pull down logic 1403, 1407 as shown in FIG. 15B are exemplary. In other embodiments, logic different than that shown in FIG. 15B can be used to implement the pull up logic 1401, 1405 and the pull down logic 1403, 1407.



FIG. 15C shows a multi-level layout of the multiplexer circuit of FIG. 15B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention. The electrical connection 491 between the gate electrode 401A of the first PMOS transistor 401 and the gate electrode 407A of the first NMOS transistor 407 is formed by a multi-level connection that includes a gate contact 1501, a (one-dimensional) metal-1 structure 1503, a via 1505, a (one-dimensional) metal-2 structure 1507, a via 1509, a (one-dimensional) metal-1 structure 1511, and a gate contact 1513. The electrical connection 493 between the gate electrode 403A of the second PMOS transistor 403 and the gate electrode 405A of the second NMOS transistor 405 is formed by a multi-level connection that includes a gate contact 1515, a (two-dimensional) metal-1 structure 1517, and a gate contact 1519. The common node electrical connection 495 is formed by a multi-level connection that includes a diffusion contact 1521, a (one-dimensional) metal-1 structure 1523, a via 1525, a (one-dimensional) metal-2 structure 1527, a via 1529, a (one-dimensional) metal-1 structure 1531, and a diffusion contact 1533. Respective gates of the PMOS transistor 1401A and NMOS transistor 1403A are connected to the node 1415 by a gate contact 1535. Also, respective gates of the PMOS transistor 1405A and NMOS transistor 1407A are connected to the node 1421 by a gate contact 1539.



FIG. 16A shows a generalized multiplexer circuit in which the cross-coupled transistors (401, 403, 405, 407) are connected to form two transmission gates 1602, 1604 to the common node 495, in accordance with one embodiment of the present invention. As previously discussed, gates of the first PMOS transistor 401 and first NMOS transistor 407 are electrically connected, as shown by electrical connection 491. Also, gates of the second PMOS transistor 403 and second NMOS transistor 405 are electrically connected, as shown by electrical connection 493. The first PMOS transistor 401 and second NMOS transistor 405 are connected to form a first transmission gate 1602 to the common node 495. The second PMOS transistor 403 and first NMOS transistor 407 are connected to form a second transmission gate 1604 to the common node 495. Driving logic 1601 is electrically connected to both the first PMOS transistor 401 and second NMOS transistor 405 at a terminal opposite the common node 495. Driving logic 1603 is electrically connected to both the second PMOS transistor 403 and first NMOS transistor 407 at a terminal opposite the common node 495.



FIG. 16B shows an exemplary implementation of the multiplexer circuit of FIG. 16A with a detailed view of the driving logic 1601 and 1603, in accordance with one embodiment of the present invention. In the embodiment of FIG. 16B, the driving logic 1601 is defined by an inverter 1601A and, the driving logic 1603 is defined by an inverter 1603A. However, it should be understood that in other embodiments, the driving logic 1601 and 1603 can be defined by any logic function, such as a two input NOR gate, a two input NAND gate, AND-OR logic, OR-AND logic, among others, by way of example.



FIG. 16C shows a multi-level layout of the multiplexer circuit of FIG. 16B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention. The electrical connection 491 between the gate electrode 401A of the first PMOS transistor 401 and the gate electrode 407A of the first NMOS transistor 407 is formed by a multi-level connection that includes a gate contact 1619, a (two-dimensional) metal-1 structure 1621, and a gate contact 1623. The electrical connection 493 between the gate electrode 403A of the second PMOS transistor 403 and the gate electrode 405A of the second NMOS transistor 405 is formed by a multi-level connection that includes a gate contact 1605, a (one-dimensional) metal-1 structure 1607, a via 1609, a (one-dimensional) metal-2 structure 1611, a via 1613, a (one-dimensional) metal-1 structure 1615, and a gate contact 1617. The common node electrical connection 495 is formed by a multi-level connection that includes a diffusion contact 1625, a (one-dimensional) metal-1 structure 1627, a via 1629, a (one-dimensional) metal-2 structure 1631, a via 1633, a (one-dimensional) metal-1 structure 1635, and a diffusion contact 1637. Transistors which form the inverter 1601A are shown within the region bounded by the dashed line 1601AL. Transistors which form the inverter 1603A are shown within the region bounded by the dashed line 1603AL.



FIG. 17A shows a generalized multiplexer circuit in which two transistors (403, 407) of the four cross-coupled transistors are connected to form a transmission gate 1702 to the common node 495, in accordance with one embodiment of the present invention. As previously discussed, gates of the first PMOS transistor 401 and first NMOS transistor 407 are electrically connected, as shown by electrical connection 491. Also, gates of the second PMOS transistor 403 and second NMOS transistor 405 are electrically connected, as shown by electrical connection 493. The second PMOS transistor 403 and first NMOS transistor 407 are connected to form the transmission gate 1702 to the common node 495. Driving logic 1701 is electrically connected to both the second PMOS transistor 403 and first NMOS transistor 407 at a terminal opposite the common node 495. Pull up driving logic 1703 is electrically connected to the first PMOS transistor 401 at a terminal opposite the common node 495. Also, pull down driving logic 1705 is electrically connected to the second NMOS transistor 405 at a terminal opposite the common node 495.



FIG. 17B shows an exemplary implementation of the multiplexer circuit of FIG. 17A with a detailed view of the driving logic 1701, 1703, and 1705, in accordance with one embodiment of the present invention. The driving logic 1701 is defined by an inverter 1701A. The pull up driving logic 1703 is defined by a PMOS transistor 1703A connected between VDD and the first PMOS transistor 401. The pull down driving logic 1705 is defined by an NMOS transistor 1705A connected between GND and the second NMOS transistor 405. Respective gates of the PMOS transistor 1703A and NMOS transistor 1705A are connected together at the node 1707. It should be understood that the implementations of driving logic 1701, 1703, and 1705, as shown in FIG. 17B are exemplary. In other embodiments, logic different than that shown in FIG. 17B can be used to implement the driving logic 1701, 1703, and 1705.



FIG. 17C shows a multi-level layout of the multiplexer circuit of FIG. 17B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention. The electrical connection 491 between the gate electrode 401A of the first PMOS transistor 401 and the gate electrode 407A of the first NMOS transistor 407 is formed by a multi-level connection that includes a gate contact 1723, a (two-dimensional) metal-1 structure 1725, and a gate contact 1727. The electrical connection 493 between the gate electrode 403A of the second PMOS transistor 403 and the gate electrode 405A of the second NMOS transistor 405 is formed by a multi-level connection that includes a gate contact 1709, a (one-dimensional) metal-1 structure 1711, a via 1713, a (one-dimensional) metal-2 structure 1715, a via 1717, a (one-dimensional) metal-1 structure 1719, and a gate contact 1721. The common node electrical connection 495 is formed by a multi-level connection that includes a diffusion contact 1729, a (one-dimensional) metal-1 structure 1731, a via 1733, a (one-dimensional) metal-2 structure 1735, a via 1737, a (one-dimensional) metal-1 structure 1739, and a diffusion contact 1741. Transistors which form the inverter 1701A are shown within the region bounded by the dashed line 1701AL. Respective gates of the PMOS transistor 1703A and NMOS transistor 1705A are connected to the node 1707 by a gate contact 1743.


Example Latch Embodiments



FIG. 18A shows a generalized latch circuit implemented using the cross-coupled transistor configuration, in accordance with one embodiment of the present invention. The gates of the first PMOS transistor 401 and first NMOS transistor 407 are electrically connected, as shown by electrical connection 491. The gates of the second PMOS transistor 403 and second NMOS transistor 405 are electrically connected, as shown by electrical connection 493. Each of the four cross-coupled transistors are electrically connected to the common node 495. It should be understood that the common node 495 serves as a storage node in the latch circuit. Pull up driver logic 1805 is electrically connected to the second PMOS transistor 403 at a terminal opposite the common node 495. Pull down driver logic 1807 is electrically connected to the first NMOS transistor 407 at a terminal opposite the common node 495. Pull up feedback logic 1809 is electrically connected to the first PMOS transistor 401 at a terminal opposite the common node 495. Pull down feedback logic 1811 is electrically connected to the second NMOS transistor 405 at a terminal opposite the common node 495. Additionally, the common node 495 is connected to an input of an inverter 1801. An output of the inverter 1801 is electrically connected to a feedback node 1803. It should be understood that in other embodiments the inverter 1801 can be replaced by any logic function, such as a two input NOR gate, a two input NAND gate, among others, or any complex logic function.



FIG. 18B shows an exemplary implementation of the latch circuit of FIG. 18A with a detailed view of the pull up driver logic 1805, the pull down driver logic 1807, the pull up feedback logic 1809, and the pull down feedback logic 1811, in accordance with one embodiment of the present invention. The pull up driver logic 1805 is defined by a PMOS transistor 1805A connected between VDD and the second PMOS transistor 403 opposite the common node 495. The pull down driver logic 1807 is defined by an NMOS transistor 1807A connected between GND and the first NMOS transistor 407 opposite the common node 495. Respective gates of the PMOS transistor 1805A and NMOS transistor 1807A are connected together at a node 1804. The pull up feedback logic 1809 is defined by a PMOS transistor 1809A connected between VDD and the first PMOS transistor 401 opposite the common node 495. The pull down feedback logic 1811 is defined by an NMOS transistor 1811A connected between GND and the second NMOS transistor 405 opposite the common node 495. Respective gates of the PMOS transistor 1809A and NMOS transistor 1811A are connected together at the feedback node 1803. It should be understood that the implementations of pull up driver logic 1805, pull down driver logic 1807, pull up feedback logic 1809, and pull down feedback logic 1811 as shown in FIG. 18B are exemplary. In other embodiments, logic different than that shown in FIG. 18B can be used to implement the pull up driver logic 1805, the pull down driver logic 1807, the pull up feedback logic 1809, and the pull down feedback logic 1811.



FIG. 18C shows a multi-level layout of the latch circuit of FIG. 18B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention. The electrical connection 491 between the gate electrode 401A of the first PMOS transistor 401 and the gate electrode 407A of the first NMOS transistor 407 is formed by a multi-level connection that includes a gate contact 1813, a (one-dimensional) metal-1 structure 1815, a via 1817, a (one-dimensional) metal-2 structure 1819, a via 1821, a (one-dimensional) metal-1 structure 1823, and a gate contact 1825. The electrical connection 493 between the gate electrode 403A of the second PMOS transistor 403 and the gate electrode 405A of the second NMOS transistor 405 is formed by a multi-level connection that includes a gate contact 1827, a (two-dimensional) metal-1 structure 1829, and a gate contact 1831. The common node electrical connection 495 is formed by a multi-level connection that includes a diffusion contact 1833, a (one-dimensional) metal-1 structure 1835, a via 1837, a (one-dimensional) metal-2 structure 1839, a via 1841, a (two-dimensional) metal-1 structure 1843, and a diffusion contact 1845. Transistors which form the inverter 1801 are shown within the region bounded by the dashed line 1801L.



FIG. 19A shows the latch circuit of FIG. 18A in which the two cross-coupled transistors 401 and 405 remain directly connected to the output node 495, and in which the two cross-coupled transistors 403 and 407 are positioned outside the pull up driver logic 1805 and pull down driver logic 1807, respectively, relative to the common node 495, in accordance with one embodiment of the present invention. Pull up driver logic 1805 is electrically connected between the second PMOS transistor 403 and the common node 495. Pull down driver logic 1807 is electrically connected between the first NMOS transistor 407 and the common node 495. With the exception of repositioning the PMOS/NMOS transistors 403/407 outside of their pull up/down driver logic 1805/1807 relative to the common node 495, the circuit of FIG. 19A is the same as the circuit of FIG. 18A.



FIG. 19B shows an exemplary implementation of the latch circuit of FIG. 19A with a detailed view of the pull up driver logic 1805, pull down driver logic 1807, pull up feedback logic 1809, and pull down feedback logic 1811, in accordance with one embodiment of the present invention. As previously discussed with regard to FIG. 18B, the pull up feedback logic 1809 is defined by the PMOS transistor 1809A connected between VDD and the first PMOS transistor 401 opposite the common node 495. Also, the pull down feedback logic 1811 is defined by NMOS transistor 1811A connected between GND and the second NMOS transistor 405 opposite the common node 495. Respective gates of the PMOS transistor 1809A and NMOS transistor 1811A are connected together at the feedback node 1803. The pull up driver logic 1805 is defined by the PMOS transistor 1805A connected between the second PMOS transistor 403 and the common node 495. The pull down driver logic 1807 is defined by the NMOS transistor 1807A connected between the first NMOS transistor 407 and the common node 495. Respective gates of the PMOS transistor 1805A and NMOS transistor 1807A are connected together at the node 1804. It should be understood that the implementations of pull up driver logic 1805, pull down driver logic 1807, pull up feedback logic 1809, and pull down feedback logic 1811 as shown in FIG. 19B are exemplary. In other embodiments, logic different than that shown in FIG. 19B can be used to implement the pull up driver logic 1805, the pull down driver logic 1807, the pull up feedback logic 1809, and the pull down feedback logic 1811.



FIG. 19C shows a multi-level layout of the latch circuit of FIG. 19B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention. The electrical connection 491 between the gate electrode 401A of the first PMOS transistor 401 and the gate electrode 407A of the first NMOS transistor 407 is formed by a multi-level connection that includes a gate contact 1901, a (one-dimensional) metal-1 structure 1903, a via 1905, a (one-dimensional) metal-2 structure 1907, a via 1909, a (one-dimensional) metal-1 structure 1911, and a gate contact 1913. The electrical connection 493 between the gate electrode 403A of the second PMOS transistor 403 and the gate electrode 405A of the second NMOS transistor 405 is formed by a multi-level connection that includes a gate contact 1915, a (two-dimensional) metal-1 structure 1917, and a gate contact 1919. The common node electrical connection 495 is formed by a multi-level connection that includes a diffusion contact 1921, a (one-dimensional) metal-1 structure 1923, a via 1925, a (one-dimensional) metal-2 structure 1927, a via 1929, a (two-dimensional) metal-1 structure 1931, and a diffusion contact 1933. Transistors which form the inverter 1801 are shown within the region bounded by the dashed line 1801L.



FIG. 20A shows the latch circuit of FIG. 18A in which the two cross-coupled transistors 403 and 407 remain directly connected to the output node 495, and in which the two cross-coupled transistors 401 and 405 are positioned outside the pull up feedback logic 1809 and pull down feedback logic 1811, respectively, relative to the common node 495, in accordance with one embodiment of the present invention. Pull up feedback logic 1809 is electrically connected between the first PMOS transistor 401 and the common node 495. Pull down feedback logic 1811 is electrically connected between the second NMOS transistor 405 and the common node 495. With the exception of repositioning the PMOS/NMOS transistors 401/405 outside of their pull up/down feedback logic 1809/1811 relative to the common node 495, the circuit of FIG. 20A is the same as the circuit of FIG. 18A.



FIG. 20B shows an exemplary implementation of the latch circuit of FIG. 20A with a detailed view of the pull up driver logic 1805, pull down driver logic 1807, pull up feedback logic 1809, and pull down feedback logic 1811, in accordance with one embodiment of the present invention. The pull up feedback logic 1809 is defined by the PMOS transistor 1809A connected between the first PMOS transistor 401 and the common node 495. Also, the pull down feedback logic 1811 is defined by NMOS transistor 1811A connected between the second NMOS transistor 405 and the common node 495. Respective gates of the PMOS transistor 1809A and NMOS transistor 1811A are connected together at the feedback node 1803. The pull up driver logic 1805 is defined by the PMOS transistor 1805A connected between VDD and the second PMOS transistor 403. The pull down driver logic 1807 is defined by the NMOS transistor 1807A connected between GND and the first NMOS transistor 407. Respective gates of the PMOS transistor 1805A and NMOS transistor 1807A are connected together at the node 1804. It should be understood that the implementations of pull up driver logic 1805, pull down driver logic 1807, pull up feedback logic 1809, and pull down feedback logic 1811 as shown in FIG. 20B are exemplary. In other embodiments, logic different than that shown in FIG. 20B can be used to implement the pull up driver logic 1805, the pull down driver logic 1807, the pull up feedback logic 1809, and the pull down feedback logic 1811.



FIG. 20C shows a multi-level layout of the latch circuit of FIG. 20B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention. The electrical connection 491 between the gate electrode 401A of the first PMOS transistor 401 and the gate electrode 407A of the first NMOS transistor 407 is formed by a multi-level connection that includes a gate contact 2001, a (one-dimensional) metal-1 structure 2003, a via 2005, a (one-dimensional) metal-2 structure 2007, a via 2009, a (one-dimensional) metal-1 structure 2011, and a gate contact 2013. The electrical connection 493 between the gate electrode 403A of the second PMOS transistor 403 and the gate electrode 405A of the second NMOS transistor 405 is formed by a multi-level connection that includes a gate contact 2015, a (one-dimensional) metal-1 structure 2017, and a gate contact 2019. The common node electrical connection 495 is formed by a multi-level connection that includes a diffusion contact 2021, a (two-dimensional) metal-1 structure 2023, and a diffusion contact 2025. Transistors which form the inverter 1801 are shown within the region bounded by the dashed line 1801L.



FIG. 21A shows a generalized latch circuit in which the cross-coupled transistors (401, 403, 405, 407) are connected to form two transmission gates 2103, 2105 to the common node 495, in accordance with one embodiment of the present invention. As previously discussed, gates of the first PMOS transistor 401 and first NMOS transistor 407 are electrically connected, as shown by electrical connection 491. Also, gates of the second PMOS transistor 403 and second NMOS transistor 405 are electrically connected, as shown by electrical connection 493. The first PMOS transistor 401 and second NMOS transistor 405 are connected to form a first transmission gate 2103 to the common node 495. The second PMOS transistor 403 and first NMOS transistor 407 are connected to form a second transmission gate 2105 to the common node 495. Feedback logic 2109 is electrically connected to both the first PMOS transistor 401 and second NMOS transistor 405 at a terminal opposite the common node 495. Driving logic 2107 is electrically connected to both the second PMOS transistor 403 and first NMOS transistor 407 at a terminal opposite the common node 495. Additionally, the common node 495 is connected to the input of the inverter 1801. The output of the inverter 1801 is electrically connected to a feedback node 2101. It should be understood that in other embodiments the inverter 1801 can be replaced by any logic function, such as a two input NOR gate, a two input NAND gate, among others, or any complex logic function.



FIG. 21B shows an exemplary implementation of the latch circuit of FIG. 21A with a detailed view of the driving logic 2107 and feedback logic 2109, in accordance with one embodiment of the present invention. The driving logic 2107 is defined by an inverter 2107A. Similarly, the feedback logic 2109 is defined by an inverter 2109A. It should be understood that in other embodiments, the driving logic 2107 and/or 2109 can be defined by logic other than an inverter.



FIG. 21C shows a multi-level layout of the latch circuit of FIG. 21B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention. The electrical connection 491 between the gate electrode 401A of the first PMOS transistor 401 and the gate electrode 407A of the first NMOS transistor 407 is formed by a multi-level connection that includes a gate contact 2111, a (one-dimensional) metal-1 structure 2113, a via 2115, a (one-dimensional) metal-2 structure 2117, a via 2119, a (one-dimensional) metal-1 structure 2121, and a gate contact 2123. The electrical connection 493 between the gate electrode 403A of the second PMOS transistor 403 and the gate electrode 405A of the second NMOS transistor 405 is formed by a multi-level connection that includes a gate contact 2125, a (two-dimensional) metal-1 structure 2127, and a gate contact 2129. The common node electrical connection 495 is formed by a multi-level connection that includes a diffusion contact 2131, a (one-dimensional) metal-1 structure 2133, a via 2135, a (one-dimensional) metal-2 structure 2137, a via 2139, a (two-dimensional) metal-1 structure 2141, and a diffusion contact 2143. Transistors which form the inverter 2107A are shown within the region bounded by the dashed line 2107AL. Transistors which form the inverter 2109A are shown within the region bounded by the dashed line 2109AL. Transistors which form the inverter 1801 are shown within the region bounded by the dashed line 1801L.



FIG. 22A shows a generalized latch circuit in which two transistors (403, 407) of the four cross-coupled transistors are connected to form a transmission gate 2105 to the common node 495, in accordance with one embodiment of the present invention. As previously discussed, gates of the first PMOS transistor 401 and first NMOS transistor 407 are electrically connected, as shown by electrical connection 491. Also, gates of the second PMOS transistor 403 and second NMOS transistor 405 are electrically connected, as shown by electrical connection 493. The second PMOS transistor 403 and first NMOS transistor 407 are connected to form the transmission gate 2105 to the common node 495. Driving logic 2201 is electrically connected to both the second PMOS transistor 403 and first NMOS transistor 407 at a terminal opposite the common node 495. Pull up feedback logic 2203 is electrically connected to the first PMOS transistor 401 at a terminal opposite the common node 495. Also, pull down feedback logic 2205 is electrically connected to the second NMOS transistor 405 at a terminal opposite the common node 495.



FIG. 22B shows an exemplary implementation of the latch circuit of FIG. 22A with a detailed view of the driving logic 2201, the pull up feedback logic 2203, and the pull down feedback logic 2205, in accordance with one embodiment of the present invention. The driving logic 2201 is defined by an inverter 2201A. The pull up feedback logic 2203 is defined by a PMOS transistor 2203A connected between VDD and the first PMOS transistor 401. The pull down feedback logic 2205 is defined by an NMOS transistor 2205A connected between GND and the second NMOS transistor 405. Respective gates of the PMOS transistor 2203A and NMOS transistor 2205A are connected together at the feedback node 2101. It should be understood that in other embodiments, the driving logic 2201 can be defined by logic other than an inverter. Also, it should be understood that in other embodiments, the pull up feedback logic 2203 and/or pull down feedback logic 2205 can be defined logic different than what is shown in FIG. 22B.



FIG. 22C shows a multi-level layout of the latch circuit of FIG. 22B implemented using a restricted gate level layout architecture cross-coupled transistor layout, in accordance with one embodiment of the present invention. The electrical connection 491 between the gate electrode 401A of the first PMOS transistor 401 and the gate electrode 407A of the first NMOS transistor 407 is formed by a multi-level connection that includes a gate contact 2207, a (one-dimensional) metal-1 structure 2209, a via 2211, a (one-dimensional) metal-2 structure 2213, a via 2215, a (one-dimensional) metal-1 structure 2217, and a gate contact 2219. The electrical connection 493 between the gate electrode 403A of the second PMOS transistor 403 and the gate electrode 405A of the second NMOS transistor 405 is formed by a multi-level connection that includes a gate contact 2221, a (two-dimensional) metal-1 structure 2223, and a gate contact 2225. The common node electrical connection 495 is formed by a multi-level connection that includes a diffusion contact 2227, a (one-dimensional) metal-1 structure 2229, a via 2231, a (one-dimensional) metal-2 structure 2233, a via 2235, a (two-dimensional) metal-1 structure 2237, and a diffusion contact 2239. Transistors which form the inverter 2201A are shown within the region bounded by the dashed line 2201AL. Transistors which form the inverter 1801 are shown within the region bounded by the dashed line 1801L.


Exemplary Embodiments


In one embodiment, a cross-coupled transistor configuration is defined within a semiconductor chip. This embodiment is illustrated in part with regard to FIG. 2. In this embodiment, a first P channel transistor (401) is defined to include a first gate electrode (401A) defined in a gate level of the chip. Also, a first N channel transistor (407) is defined to include a second gate electrode (407A) defined in the gate level of the chip. The second gate electrode (407A) of the first N channel transistor (407) is electrically connected to the first gate electrode (401A) of the first P channel transistor (401). Further, a second P channel transistor (403) is defined to include a third gate electrode (403A) defined in the gate level of a chip. Also, a second N channel transistor (405) is defined to include a fourth gate electrode (405A) defined in the gate level of the chip. The fourth gate electrode (405A) of the second N channel transistor (405) is electrically connected to the third gate electrode (403A) of the second P channel transistor (403). Additionally, each of the first P channel transistor (401), first N channel transistor (407), second P channel transistor (403), and second N channel transistor (405) has a respective diffusion terminal electrically connected to a common node (495).


It should be understood that in some embodiments, one or more of the first P channel transistor (401), the first N channel transistor (407), the second P channel transistor (403), and the second N channel transistor (405) can be respectively implemented by a number of transistors electrically connected in parallel. In this instance, the transistors that are electrically connected in parallel can be considered as one device corresponding to either of the first P channel transistor (401), the first N channel transistor (407), the second P channel transistor (403), and the second N channel transistor (405). It should be understood that electrical connection of multiple transistors in parallel to form a given transistor of the cross-coupled transistor configuration can be utilized to achieve a desired drive strength for the given transistor.


In one embodiment, each of the first (401A), second (407A), third (403A), and fourth (405A) gate electrodes is defined to extend along any of a number of gate electrode tracks, such as described with regard to FIG. 3. The number of gate electrode tracks extend across the gate level of the chip in a parallel orientation with respect to each other. Also, it should be understood that each of the first (401A), second (407A), third (403A), and fourth (405A) gate electrodes corresponds to a portion of a respective gate level feature defined within a gate level feature layout channel. Each gate level feature is defined within its gate level feature layout channel without physically contacting another gate level feature defined within an adjoining gate level feature layout channel. Each gate level feature layout channel is associated with a given gate electrode track and corresponds to a layout region that extends along the given gate electrode track and perpendicularly outward in each opposing direction from the given gate electrode track to a closest of either an adjacent gate electrode track or a virtual gate electrode track outside a layout boundary, such as described with regard to FIG. 3B.


In various implementations of the above-described embodiment, such as in the exemplary layouts of FIGS. 10, 11, 14C, 15C, 16C, 17C, 18C, 19C, 20C, 21C, 22C, the second gate electrode (407A) is electrically connected to the first gate electrode (401A) through at least one electrical conductor defined within any chip level other than the gate level. And, the fourth gate electrode (405A) is electrically connected to the third gate electrode (403A) through at least one electrical conductor defined within any chip level other than the gate level.


In various implementations of the above-described embodiment, such as in the exemplary layout of FIG. 13, both the second gate electrode (407A) and the first gate electrode (401A) are formed from a single gate level feature that is defined within a same gate level feature layout channel that extends along a single gate electrode track over both a p type diffusion region and an n type diffusion region. And, the fourth gate electrode (405A) is electrically connected to the third gate electrode (403A) through at least one electrical conductor defined within any chip level other than the gate level.


In various implementations of the above-described embodiment, such as in the exemplary layouts of FIG. 12, both the second gate electrode (407A) and the first gate electrode (401A) are formed from a first gate level feature that is defined within a first gate level feature layout channel that extends along a first gate electrode track over both a p type diffusion region and an n type diffusion region. And, both the fourth gate electrode (405A) and the third gate electrode (403A) are formed from a second gate level feature that is defined within a second gate level feature layout channel that extends along a second gate electrode track over both a p type diffusion region and an n type diffusion region.


In one embodiment, the above-described gate electrode cross-coupled transistor configuration is used to implement a multiplexer having no transmission gates. This embodiment is illustrated in part with regard to FIGS. 14-15. In this embodiment, a first configuration of pull-up logic (1401) is electrically connected to the first P channel transistor (401), a first configuration of pull-down logic (1407) electrically connected to the first N channel transistor (407), a second configuration of pull-up logic (1405) electrically connected to the second P channel transistor (403), and a second configuration of pull-down logic (1403) electrically connected to the second N channel transistor (405).


In the particular embodiments of FIGS. 14B and 15B, the first configuration of pull-up logic (1401) is defined by a third P channel transistor (1401A), and the second configuration of pull-down logic (1403) is defined by a third N channel transistor (1403A). Respective gates of the third P channel transistor (1401A) and third N channel transistor (1403A) are electrically connected together so as to receive a substantially equivalent electrical signal. Moreover, the first configuration of pull-down logic (1407) is defined by a fourth N channel transistor (1407A), and the second configuration of pull-up logic (1405) is defined by a fourth P channel transistor (1405A). Respective gates of the fourth P channel transistor (1405A) and fourth N channel transistor (1407A) are electrically connected together so as to receive a substantially equivalent electrical signal.


In one embodiment, the above-described gate electrode cross-coupled transistor configuration is used to implement a multiplexer having one transmission gate. This embodiment is illustrated in part with regard to FIG. 17. In this embodiment, a first configuration of pull-up logic (1703) is electrically connected to the first P channel transistor (401), a first configuration of pull-down logic (1705) electrically connected to the second N channel transistor (405), and mux driving logic (1701) is electrically connected to both the second P channel transistor (403) and the first N channel transistor (407).


In the exemplary embodiment of FIG. 17B, the first configuration of pull-up logic (1703) is defined by a third P channel transistor (1703A), and the first configuration of pull-down logic (1705) is defined by a third N channel transistor (1705A). Respective gates of the third P channel transistor (1703A) and third N channel transistor (1705A) are electrically connected together so as to receive a substantially equivalent electrical signal. Also, the mux driving logic (1701) is defined by an inverter (1701A).


In one embodiment, the above-described gate electrode cross-coupled transistor configuration is used to implement a latch having no transmission gates. This embodiment is illustrated in part with regard to FIGS. 18-20. In this embodiment, pull-up driver logic (1805) is electrically connected to the second P channel transistor (403), pull-down driver logic (1807) is electrically connected to the first N channel transistor (407), pull-up feedback logic (1809) is electrically connected to the first P channel transistor (401), and pull-down feedback logic (1811) is electrically connected to the second N channel transistor (405). Also, the latch includes an inverter (1801) having an input connected to the common node (495) and an output connected to a feedback node (1803). Each of the pull-up feedback logic (1809) and pull-down feedback logic (1811) is connected to the feedback node (1803).


In the exemplary embodiments of FIGS. 18B, 19B, and 20B, the pull-up driver logic (1805) is defined by a third P channel transistor (1805A), and the pull-down driver logic (1807) is defined by a third N channel transistor (1807A). Respective gates of the third P channel transistor (1805A) and third N channel transistor (1807A) are electrically connected together so as to receive a substantially equivalent electrical signal. Additionally, the pull-up feedback logic (1809) is defined by a fourth P channel transistor (1809A), and the pull-down feedback logic (1811) is defined by a fourth N channel transistor (1811A). Respective gates of the fourth P channel transistor (1809A) and fourth N channel transistor (1811A) are electrically connected together at the feedback node (1803).


In one embodiment, the above-described gate electrode cross-coupled transistor configuration is used to implement a latch having two transmission gates. This embodiment is illustrated in part with regard to FIG. 21. In this embodiment, driving logic (2107) is electrically connected to both the second P channel transistor (403) and the first N channel transistor (407). Also, feedback logic (2109) is electrically connected to both the first P channel transistor (401) and the second N channel transistor (405). The latch further includes a first inverter (1801) having an input connected to the common node (495) and an output connected to a feedback node (2101). The feedback logic (2109) is electrically connected to the feedback node (2101). In the exemplary embodiment of FIG. 21B, the driving logic (2107) is defined by a second inverter (2107A), and the feedback logic (2109) is defined by a third inverter (2109A).


In one embodiment, the above-described gate electrode cross-coupled transistor configuration is used to implement a latch having one transmission gate. This embodiment is illustrated in part with regard to FIG. 22. In this embodiment, driving logic (2201) is electrically connected to both the second P channel transistor (403) and the first N channel transistor (407). Also, pull up feedback logic (2203) is electrically connected to the first P channel transistor (401), and pull down feedback logic (2205) electrically connected to the second N channel transistor (405). The latch further includes a first inverter (1801) having an input connected to the common node (495) and an output connected to a feedback node (2101). Both the pull up feedback logic (2203) and pull down feedback logic (2205) are electrically connected to the feedback node (2101). In the exemplary embodiment of FIG. 22B, the driving logic (2201) is defined by a second inverter (2201A). Also, the pull up feedback logic (2203) is defined by a third P channel transistor (2203A) electrically connected between the first P channel transistor (401) and the feedback node (2101). The pull down feedback logic (2205) is defined by a third N channel transistor (2205A) electrically connected between the second N channel transistor (405) and the feedback node (2101).


In one embodiment, cross-coupled transistors devices are defined and connected to form part of an integrated circuit within a semiconductor chip (“chip” hereafter). The chip includes a number of levels within which different features are defined to form the integrated circuit and cross-coupled transistors therein. The chip includes a substrate within which a number of diffusion regions are formed. The chip also includes a gate level in which a number of gate electrodes are formed. The chip further includes a number of interconnect levels successively defined above the gate level. A dielectric material is used to electrically separate a given level from its vertically adjacent levels. A number of contact features are defined to extend vertically through the chip to connect gate electrode features and diffusion regions, respectively, to various interconnect level features. Also, a number of via features are defined to extend vertically through the chip to connect various interconnect level features.


The gate level of the various embodiments disclosed herein is defined as a linear gate level and includes a number of commonly oriented linear gate level features. Some of the linear gate level features form gate electrodes of transistor devices. Others of the linear gate level features can form conductive segments extending between two points within the gate level. Also, others of the linear gate level features may be non-functional with respect to integrated circuit operation. It should be understood that the each of the linear gate level features, regardless of function, is defined to extend across the gate level in a common direction and to be devoid of a substantial change in direction along its length. Therefore, each of the gate level features is defined to be parallel to each other when viewed from a perspective perpendicular to the gate level.


It should be understood that each of the linear gate electrode features, regardless of function, is defined such that no linear gate electrode feature along a given line of extent is configured to connect directly within the gate electrode level to another linear gate electrode feature defined along another parallel line of extent, without utilizing a non-gate electrode feature. Moreover, each connection between linear gate electrode features that are placed on different, yet parallel, lines of extent is made through one or more non-gate electrode features, which may be defined in higher interconnect level(s), i.e., through one or more interconnect level(s) above the gate electrode level, or by way of local interconnect features within the linear gate level. In one embodiment, the linear gate electrode features are placed according to a virtual grid or virtual grate. However, it should be understood that in other embodiments the linear gate electrode features, although oriented to have a common direction of extent, are placed without regard to a virtual grid or virtual grate.


Additionally, it should be understood that while each linear gate electrode feature is defined to be devoid of a substantial change in direction along its line of extent, each linear gate electrode feature may have one or more contact head portion(s) defined at any number of location(s) along its length. A contact head portion of a given linear gate electrode feature is defined as a segment of the linear gate electrode feature having a different width than a gate portion of the linear gate electrode feature, i.e., than a portion of the linear gate electrode feature that extends over a diffusion region, wherein “width” is defined across the substrate in a direction perpendicular to the line of extent of the given linear gate electrode feature. It should be appreciated that a contact head of linear gate electrode feature, when viewed from above, can be defined by essentially any rectangular layout shape, including a square and a rectangle. Also, depending on layout requirements and circuit design, a given contact head portion of a linear gate electrode feature may or may not have a gate contact defined thereabove.


In one embodiment, a substantial change in direction of a linear gate level feature exists when the width of the linear gate level feature at any point thereon changes by more than 50% of the nominal width of the linear gate level feature along its entire length. In another embodiment, a substantial change in direction of a linear gate level feature exists when the width of the linear gate level feature changes from any first location on the linear gate level feature to any second location on the linear gate level feature by more that 50% of the linear gate level feature width at the first location. Therefore, it should be appreciated that the use of non-linear-shaped gate level features is specifically avoided, wherein a non-linear-shaped gate level feature includes one or more significant bends within a plane of the gate level.


Each of the linear gate level features has a width defined perpendicular to its direction of extent across the gate level. In one embodiment, the various gate level features can be defined to have different widths. In another embodiment, the various gate level features can be defined to have the same width. Also, a center-to-center spacing between adjacent linear gate level features, as measured perpendicular to their direction of extent across the gate level, is referred to as gate pitch. In one embodiment, a uniform gate pitch is used. However, in another embodiment, the gate pitch can vary across the gate level. It should be understood that linear gate level feature width and pitch specifications can be established for a portion of the chip and can be different for separate portions of the chip, wherein the portion of the chip may be of any size and shape.


Various embodiments are disclosed herein for cross-coupled transistor layouts defined using the linear gate level as described above. Each cross-coupled transistor layout embodiment includes four cross-coupled transistors, wherein each of these four cross-coupled transistors is defined in part by a respective linear gate electrode feature, and wherein the linear gate electrode features of the cross-coupled transistors are oriented to extend across the layout in a parallel relationship to each other.


Also, in each cross-coupled transistor layout, each of the gate electrodes of the four cross-coupled transistors is associated with, i.e., electrically interfaced with, a respective diffusion region. The diffusion regions associated with the gate electrodes of the cross-coupled transistors are electrically connected to a common node. In various embodiments, connection of the cross-coupled transistor's diffusion regions to the common node can be made in many different ways.


For example, in one embodiment, two PMOS transistors of the cross-coupled transistors are disposed over a common p-type diffusion region, two NMOS transistors of the cross-coupled transistors are disposed over a common n-type diffusion region, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node. FIGS. 26-99, 150-157, and 168-172 illustrate various cross-coupled transistor layout embodiments in which two PMOS transistors of the cross-coupled transistors are disposed over a common p-type diffusion region, two NMOS transistors of the cross-coupled transistors are disposed over a common n-type diffusion region, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node. It should be understood that although FIGS. 26-99 do not explicitly show an electrical connection of the n-type and p-type diffusion regions of the cross-coupled transistors to a common node, this common node connection between the n-type and p-type diffusion regions of the cross-coupled transistors is present in a full version of the exemplary layouts.


In another embodiment, two PMOS transistors of the cross-coupled transistors are respectively disposed over physically separated p-type diffusion regions, two NMOS transistors of the cross-coupled transistors are disposed over a common n-type diffusion region, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node. FIGS. 103, 105, 112-149, 167, 184, and 186 illustrate various cross-coupled transistor layout embodiments in which two PMOS transistors of the cross-coupled transistors are respectively disposed over physically separated p-type diffusion regions, two NMOS transistors of the cross-coupled transistors are disposed over a common n-type diffusion region, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node.


In another embodiment, two PMOS transistors of the cross-coupled transistors are disposed over a common p-type diffusion region, two NMOS transistors of the cross-coupled transistors are respectively disposed over physically separated n-type diffusion regions, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node. FIG. 100 as shown and each of FIGS. 103, 105, 112-149, 167, 184, and 186 with the p-type and n-type diffusion regions reversed to n-type and p-type, respectively, illustrate various cross-coupled transistor layout embodiments in which two PMOS transistors of the cross-coupled transistors are disposed over a common p-type diffusion region, two NMOS transistors of the cross-coupled transistors are respectively disposed over physically separated n-type diffusion regions, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node.


In yet another embodiment, two PMOS transistors of the cross-coupled transistors are respectively disposed over physically separated p-type diffusion regions, two NMOS transistors of the cross-coupled transistors are respectively disposed over physically separated n-type diffusion regions, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node. FIGS. 158-166, 173-183, 185, and 187-191 illustrate various cross-coupled transistor layout embodiments in which two PMOS transistors of the cross-coupled transistors are respectively disposed over physically separated p-type diffusion regions, two NMOS transistors of the cross-coupled transistors are respectively disposed over physically separated n-type diffusion regions, and the p-type and n-type diffusion regions associated with the cross-coupled transistors are electrically connected to a common node.


It should be understood that the electrical connection of the various p-type and n-type diffusion regions associated with the cross-coupled transistors to the common node can be made using electrical conductors defined within any level of the chip and within any number of levels of the chip, by way of contact and/or vias, so as to accommodate essentially any cross-coupled layout configuration defined in accordance with the linear gate level restrictions. In one embodiment, electrical connection of the diffusion regions of the cross-coupled transistors to the common node can be made using one or more local interconnect conductors defined within the gate level itself. This embodiment may also combine local interconnect conductors with conductors in higher levels (above the linear gate level) by way of contacts and/or vias to make the electrical connection of the diffusion regions of the cross-coupled transistors to the common node. Additionally, in various embodiments, conductive paths used to electrically connect the diffusion regions of the cross-coupled transistors to the common node can be defined to traverse over essentially any area of the chip as required to accommodate a routing solution for the chip.


Also, it should be appreciated that because the n-type and p-type diffusion regions are physically separate, and because the p-type diffusion regions for the two PMOS transistors of the cross-coupled transistors can be physically separate, and because the n-type diffusion regions for the two NMOS transistors of the cross-coupled transistors can be physically separate, it is possible in various embodiments to have each of the four cross-coupled transistors disposed at arbitrary locations in the layout relative to each other. Therefore, unless necessitated by electrical performance or other layout influencing conditions, it is not required that the four cross-coupled transistors be located within a prescribed proximity to each other in the layout. Although, location of the cross-coupled transistors within a prescribed proximity to each other is not precluded, and may be desirable in certain circuit layouts.



FIG. 26 is an illustration showing an exemplary cross-coupled transistor layout, in accordance with one embodiment of the present invention. The cross-couple layout includes four transistors 102p, 104p, 106p, 108p. Transistors 102p, 106p are defined over a first diffusion region 110p. Transistors 108p, 104p are defined over a second diffusion region 112p. In one embodiment, the first diffusion region 110p is defined such that transistors 102p and 106p are NMOS transistors, and the second diffusion region 112p is defined such that transistors 104p and 108p are PMOS transistors. In another embodiment, the first diffusion region 110p is defined such that transistors 102p and 106p are PMOS transistors, and the second diffusion region 112p is defined such that transistors 104p and 108p are NMOS transistors. Additionally, the separation distance 114p between the first and second diffusion regions 110p, 112p can vary depending on the requirements of the layout and the area required for connection of the cross-coupled transistors between the first and second diffusion regions 110p, 112p.


In the exemplary embodiments disclosed herein, it should be understood that diffusion regions are not restricted in size. In other words, any given diffusion region can be sized in an arbitrary manner as required to satisfy electrical and/or layout requirements. Additionally, any given diffusion region can be shaped in an arbitrary manner as required to satisfy electrical and/or layout requirements. Additionally, as discussed above, in various embodiments a cross-coupled transistor configuration can utilize physically separate n-channel diffusion regions and/or physically separate p-channel diffusion regions. More specifically, the two N-MOS transistors of the cross-coupled transistor configuration can utilize physically separate n-channel diffusion regions, and/or the two P-MOS transistors of the cross-coupled transistor configuration can utilize physically separate p-channel diffusion regions.


Also, it should be understood that the four transistors of the cross-coupled transistor configuration, as defined in accordance with the linear gate level, are not required to be the same size. In different embodiments, the four transistors of the cross-coupled transistor configuration can either vary in size (transistor width or transistor gate length) or have the same size, depending on the applicable electrical and/or layout requirements. Additionally, it should be understood that the four transistors of the cross-coupled transistor configuration are not required to be placed in close proximity to each, although they may be closely placed in some embodiments. More specifically, because connections between the transistors of the cross-coupled transistor configuration can be made by routing through as least one higher interconnect level, there is freedom in placement of the four transistors of the cross-coupled transistor configuration relative to each other. Although, it should be understood that a proximity of the four transistors of the cross-coupled transistor configuration may be governed in certain embodiments by electrical and/or layout optimization requirements.


The layout of FIG. 26 utilizes a linear gate level as described above. Specifically, each of linear gate level features 116Ap-116Fp, regardless of function, is defined to extend across the gate level in a common direction and to be devoid of a substantial change in direction along its length. Linear gate level features 116Bp, 116Fp, 116Cp, and 116Ep form the gate electrodes of transistors 102p, 104p, 106p, and 108p, respectively. The gate electrodes of transistors 106p and 108p are connected through gate contacts 118p and 120p, and through a higher interconnect level feature 101p. In one embodiment, the interconnect level feature 101p is a first interconnect level feature, i.e., Metal-1 level feature. However, in other embodiments, the interconnect level feature 101p can be a higher interconnect level feature, such as a Metal-2 level feature, or Metal-3 level feature.


In the illustrated embodiment, to facilitate fabrication (e.g., lithographic resolution) of the interconnect level feature 101p, edges of the interconnect level feature 101p are substantially aligned with edges of neighboring interconnect level features 103p, 105p. However, it should be understood that other embodiments may have interconnect level features placed without regard to interconnect level feature alignment or an interconnect level grid. Additionally, in the illustrated embodiment, to facilitate fabrication (e.g., lithographic resolution), the gate contacts 118p and 120p are substantially aligned with neighboring contact features 122p and 124p, respectively, such that the gate contacts are placed according to a gate contact grid. However, it should be understood that other embodiments may have gate contacts placed without regard to gate contact alignment or gate contact grid.


The gate electrode of transistor 102p is connected to the gate electrode of transistor 104p through gate contact 126p, through interconnect level (e.g., Metal-1 level) feature 130p, through via 132p, through higher interconnect level (e.g., Metal-2 level) feature 134p, through via 136p, through interconnect level (e.g., Metal-1 level) feature 138p, and through gate contacts 128p. Although the illustrated embodiment of FIG. 26 utilizes the Metal-1 and Metal-2 levels to connect the gate electrodes of transistors 102p and 104p, it should be appreciated that in various embodiment, essentially any combination of interconnect levels can be used to make the connection between the gate electrodes of transistors 102p and 104p.


It should be appreciated that the cross-coupled transistor layout of FIG. 26 is defined using four transistors (102p, 104p, 106p, 108p) and four gate contacts (126p, 128p, 118p, 120p). Also, the layout embodiment of FIG. 26 can be characterized in that two of the four gate contacts are placed between the NMOS and PMOS transistors of the cross-coupled transistors, one of the four gate contacts is placed outside of the NMOS transistors, and one of the four gate contacts is placed outside of the PMOS transistors. The two gate contacts placed between the NMOS and PMOS transistors are referred to as “inner gate contacts.” The two gate contacts placed outside of the NMOS and PMOS transistors are referred to as “outer gate contacts.”


In describing the cross-coupled layout embodiments illustrated in the various Figures herein, including that of FIG. 26, the direction in which the linear gate level features extend across the layout is referred to as a “vertical direction.” Correspondingly, the direction that is perpendicular to the direction in which the linear gate level features extend across the layout is referred to as a “horizontal direction.” With this in mind, in the cross-coupled layout of FIG. 26, it can be seen that the transistors 102p and 104p having the outer gate contacts 126p and 128p, respectively, are connected by using two horizontal interconnect level features 130p and 138p, and by using one vertical interconnect level feature 134p. It should be understood that the horizontal and vertical interconnect level features 130p, 134p, 138p used to connect the outer gate contacts 126p, 128p can be placed essentially anywhere in the layout, i.e., can be horizontally shifted in either direction away from the cross-coupled transistors 102p, 104p, 106p, 108p, as necessary to satisfy particular layout/routing requirements.



FIG. 27 is an illustration showing the exemplary layout of FIG. 26, with the linear gate electrode features 116Bp, 116Cp, 116Ep, and 116Fp defined to include contact head portions 117Bp, 117Cp, 117Ep, and 117Fp, respectively. As previously discussed, a linear gate electrode feature is allowed to have one or more contact head portion(s) along its line of extent, so long as the linear gate electrode feature does not connect directly within the gate level to another linear gate electrode feature having a different, yet parallel, line of extent.



FIG. 28 is an illustration showing the cross-coupled transistor layout of FIG. 26, with the horizontal positions of the inner gate contacts 118p, 120p and outer gate contacts 126p, 128p respectively reversed, in accordance with one embodiment of the present invention. It should be understood that essentially any cross-coupled transistor configuration layout defined in accordance with a linear gate level can be represented in an alternate manner by horizontally and/or vertically reversing placement of the gate contacts that are used to connect one or both pairs of the four transistors of the cross-coupled transistor configuration. Also, it should be understood that essentially any cross-coupled transistor configuration layout defined in accordance with a linear gate level can be represented in an alternate manner by maintaining gate contact placements and by modifying each routing path used to connect one or both pairs of the four transistors of the cross-coupled transistor configuration.



FIG. 29 is an illustration showing the cross-coupled transistor layout of FIG. 26, with the vertical positions of the inner gate contacts 118p and 120p adjusted to enable alignment of the line end spacings between co-linearly aligned gate level features, in accordance with one embodiment of the present invention. Specifically, gate contact 118p is adjusted vertically upward, and gate contact 120p is adjusted vertically downward. The linear gate level features 116Bp and 116Ep are then adjusted such that the line end spacing 142p therebetween is substantially vertically centered within area shadowed by the interconnect level feature 101p. Similarly, the linear gate level features 116Cp and 116Fp are then adjusted such that the line end spacing 140p therebetween is substantially vertically centered within area shadowed by the interconnect level feature 101p. Therefore, the line end spacing 142p is substantially vertically aligned with the line end spacing 140p. This vertical alignment of the line end spacings 142p and 140p allows for use of a cut mask to define the line end spacings 142p and 140p. In other words, linear gate level features 116Bp and 116Ep are initially defined as a single continuous linear gate level feature, and linear gate level features 116Cp and 116Fp are initially defined as a single continuous linear gate level feature. Then, a cut mask is used to remove a portion of each of the single continuous linear gate level features so as to form the line end spacings 142p and 140p. It should be understood that although the example layout of FIG. 29 lends itself to fabrication through use of a cut mask, the layout of FIG. 29 may also be fabricated without using a cut mask. Additionally, it should be understood that each embodiment disclosed herein as being suitable for fabrication through use of a cut mask may also be fabricated without using a cut mask.


In one embodiment, the gate contacts 118p and 120p are adjusted vertically so as to be edge-aligned with the interconnect level feature 101p. However, such edge alignment between gate contact and interconnect level feature is not required in all embodiments. For example, so long as the gate contacts 118p and 120p are placed to enable substantial vertical alignment of the line end spacings 142p and 140p, the gate contacts 118p and 120p may not be edge-aligned with the interconnect level feature 101p, although they could be if so desired. The above-discussed flexibility with regard to gate contact placement in the direction of extent of the linear gate electrode features is further exemplified in the embodiments of FIGS. 30 and 54-60.



FIG. 30 is an illustration showing the cross-coupled transistor layout of FIG. 29, with the horizontal positions of the inner gate contacts 118p, 120p and outer gate contacts 126p, 128p respectively reversed, in accordance with one embodiment of the present invention.



FIG. 31 is an illustration showing the cross-coupled transistor layout of FIG. 26, with the rectangular-shaped interconnect level feature 101p replaced by an S-shaped interconnect level feature 144p, in accordance with one embodiment of the present invention. As with the illustrated embodiment of FIG. 26, the S-shaped interconnect level feature 144p can be defined as a first interconnect level feature, i.e., as a Metal-1 level feature. However, in other embodiments, the S-shaped interconnect level feature 144p may be defined within an interconnect level other than the Metal-1 level.



FIG. 32 is an illustration showing the cross-coupled transistor layout of FIG. 31, with the horizontal positions of the inner gate contacts 118p, 120p and outer gate contacts 126p, 128p respectively reversed, in accordance with one embodiment of the present invention. It should be appreciated that the S-shaped interconnect level feature 144p is flipped horizontally relative to the embodiment of FIG. 31 to enable connection of the inner contacts 120p and 118p.



FIG. 33 is an illustration showing the cross-coupled transistor layout of FIG. 31, with a linear gate level feature 146p used to make the vertical portion of the connection between the outer contacts 126p and 128p, in accordance with one embodiment of the present invention. Thus, while the embodiment of FIG. 31 uses vias 132p and 136p, and the higher level interconnect feature 134p to make the vertical portion of the connection between the outer contacts 126p and 128p, the embodiment of FIG. 33 uses gate contacts 148p and 150p, and the linear gate level feature 146p to make the vertical portion of the connection between the outer contacts 126p and 128p. In the embodiment of FIG. 33, the linear gate level feature 146p serves as a conductor, and is not used to define a gate electrode of a transistor. It should be understood that the linear gate level feature 146p, used to connect the outer gate contacts 126p and 128p, can be placed essentially anywhere in the layout, i.e., can be horizontally shifted in either direction away from the cross-coupled transistors 102p, 104p, 106p, 108p, as necessary to satisfy particular layout requirements.



FIG. 34 is an illustration showing the cross-coupled transistor layout of FIG. 33, with the horizontal positions of the inner gate contacts 118p, 120p and outer gate contacts 126p, 128p respectively reversed, in accordance with one embodiment of the present invention.



FIG. 35 is an illustration showing the cross-coupled transistor layout of FIG. 33 defined in connection with a multiplexer (MUX), in accordance with one embodiment of the present invention. In contrast to the embodiment of FIG. 33 which utilizes a non-transistor linear gate level feature 146p to make the vertical portion of the connection between the outer contacts 126p and 128p, the embodiment of FIG. 35 utilizes a select inverter of the MUX to make the vertical portion of the connection between the outer contacts 126p and 128p, wherein the select inverter of the MUX is defined by transistors 152p and 154p. More specifically, transistor 102p of the cross-coupled transistors is driven through transistor 152p of the select inverter. Similarly, transistor 104p of the cross-coupled transistors is driven through transistor 154p of the select inverter. It should be understood that the linear gate level feature 116Gp, used to define the transistors 152p and 154p of the select inverter and used to connect the outer gate contacts 126p and 128p, can be placed essentially anywhere in the layout, i.e., can be horizontally shifted in either direction away from the cross-coupled transistors 102p, 104p, 106p, 108p, as necessary to satisfy particular layout requirements.



FIG. 36 is an illustration showing the cross-coupled transistor layout of FIG. 35, with the horizontal positions of the inner gate contacts 118p, 120p and outer gate contacts 126p, 128p respectively reversed, in accordance with one embodiment of the present invention.



FIG. 37 is an illustration showing a latch-type cross-coupled transistor layout, in accordance with one embodiment of the present invention. The latch-type cross-coupled transistor layout of FIG. 37 is similar to that of FIG. 33, with the exception that the gate widths of transistors 102p and 108p are reduced relative to the gate widths of transistors 106p and 104p. Because transistors 102p and 108p perform a signal keeping function as opposed to a signal driving function, the gate widths of transistors 102p and 108p can be reduced. As with the embodiment of FIG. 33, the outer gate contact 126p is connected to the outer gate contact 128p by way of the interconnect level feature 130p, the gate contact 148p, the linear gate level feature 146p, the gate contact 150p, and the interconnect level feature 138p.


Also, because of the reduced size of the diffusion regions 110p and 112p for the keeping transistors 102p and 108p, the inner gate contacts 120p and 118p can be vertically aligned. Vertical alignment of the inner gate contacts 120p and 118p may facilitate contact fabrication, e.g., contact lithographic resolution. Also, vertical alignment of the inner gate contacts 120p and 118p allows for use of simple linear-shaped interconnect level feature 156p to connect the inner gate contacts 120p and 118p. Also, vertical alignment of the inner gate contacts 120p and 118p allows for increased vertical separation of the line end spacings 142p and 140p, which may facilitate creation of the line end spacings 142p and 140p when formed using separate cut shapes in a cut mask.



FIG. 38 is an illustration showing the cross-coupled transistor layout of FIG. 37, with the horizontal positions of the inner gate contacts 120p, 118p and outer gate contacts 126p, 128p respectively reversed, in accordance with one embodiment of the present invention.



FIG. 39 is an illustration showing the cross-coupled transistor layout of FIG. 37, with the interconnect level feature 134p used to make the vertical portion of the connection between the outer contacts 126p and 128p, in accordance with one embodiment of the present invention. Thus, while the embodiment of FIG. 37 uses gate contacts 148p and 150p, and the linear gate level feature 146p to make the vertical portion of the connection between the outer contacts 126p and 128p, the embodiment of FIG. 39 uses vias 132p and 136p, and the interconnect level feature 134p to make the vertical portion of the connection between the outer contacts 126p and 128p. In one embodiment of FIG. 39, the interconnect level feature 134p is defined as second interconnect level feature, i.e., Metal-2 level feature. However, in other embodiments, the interconnect level feature 134p can be defined within an interconnect level other than the second interconnect level. It should be understood that the interconnect level feature 134p, used to connect the outer gate contacts 126p and 128p, can be placed essentially anywhere in the layout, i.e., can be horizontally shifted in either direction away from the cross-coupled transistors 102p, 104p, 106p, 108p, as necessary to satisfy layout requirements.



FIG. 40 is an illustration showing the cross-coupled transistor layout of FIG. 39, with the horizontal positions of the inner gate contacts 120p, 118p and outer gate contacts 126p, 128p respectively reversed, in accordance with one embodiment of the present invention.



FIG. 41 is an illustration showing the latch-type cross-coupled transistor layout of FIG. 37, defined in connection with a MUX/latch, in accordance with one embodiment of the present invention. In contrast to the embodiment of FIG. 37 which utilizes a non-transistor linear gate level feature 146p to make the vertical portion of the connection between the outer contacts 126p and 128p, the embodiment of FIG. 41 utilizes a select/clock inverter of the MUX/latch to make the vertical portion of the connection between the outer contacts 126p and 128p, wherein the select/clock inverter of the MUX/latch is defined by transistors 160p and 162p. More specifically, transistor 102p of the cross-coupled transistors is driven through transistor 160p of the select/clock inverter. Similarly, transistor 104p of the cross-coupled transistors is driven through transistor 162p of the select/clock inverter. It should be understood that the linear gate level feature 164p, used to define the transistors 160p and 162p of the select/clock inverter and used to connect the outer gate contacts 126p and 128p, can be placed essentially anywhere in the layout, i.e., can be horizontally shifted in either direction away from the cross-coupled transistors 102p, 104p, 106p, 108p, as necessary to satisfy particular layout requirements.



FIG. 42 is an illustration showing the cross-coupled transistor layout of FIG. 41, with the horizontal positions of the inner gate contacts 118p, 120p and outer gate contacts 126p, 128p respectively reversed, in accordance with one embodiment of the present invention.



FIG. 43 is an illustration showing the latch-type cross-coupled transistor layout of FIG. 37, defined to have the outer gate contacts 126p and 128p connected using a single interconnect level, in accordance with one embodiment of the present invention. In contrast to the embodiment of FIG. 37 which utilizes a non-transistor linear gate level feature 146p to make the vertical portion of the connection between the outer contacts 126p and 128p, the embodiment of FIG. 43 uses a single interconnect level to make the horizontal and vertical portions of the connection between the outer contacts 126p and 128p. The gate electrode of transistor 102p is connected to the gate electrode of transistor 104p through gate contact 126p, through horizontal interconnect level feature 166p, through vertical interconnect level feature 168p, through horizontal interconnect level feature 170p, and through gate contact 128p. In one embodiment, the interconnect level features 166p, 168p, and 170p are first interconnect level features (Metal-1 features). However, in other embodiments, the interconnect level features 166p, 168p, and 170p can be defined collectively within any other interconnect level.



FIG. 44 is an illustration showing the cross-coupled transistor layout of FIG. 43, with the horizontal positions of the inner gate contacts 118p, 120p and outer gate contacts 126p, 128p respectively reversed, in accordance with one embodiment of the present invention.



FIG. 45 is an illustration showing a cross-coupled transistor layout in which all four gate contacts 126p, 128p, 118p, and 120p of the cross-coupled coupled transistors are placed therebetween, in accordance with one embodiment of the present invention. Specifically, the gate contacts 126p, 128p, 118p, and 120p of the cross-coupled coupled transistors are placed vertically between the diffusion regions 110p and 112p that define the cross-coupled coupled transistors. The gate electrode of transistor 102p is connected to the gate electrode of transistor 104p through gate contact 126p, through horizontal interconnect level feature 172p, through vertical interconnect level feature 174p, through horizontal interconnect level feature 176p, and through gate contact 128p. In one embodiment, the interconnect level features 172p, 174p, and 176p are first interconnect level features (Metal-1 features). However, in other embodiments, the interconnect level features 172p, 174p, and 176p can be defined collectively within any other interconnect level. The gate electrode of transistor 108p is connected to the gate electrode of transistor 106p through gate contact 120p, through S-shaped interconnect level feature 144p, and through gate contact 118p. The S-shaped interconnect level feature 144p can be defined within any interconnect level. In one embodiment, the S-shaped interconnect level feature is defined within the first interconnect level (Metal-1 level).



FIG. 45A shows an annotated version of FIG. 45. The features depicted in FIG. 45A are exactly the same as the features depicted in FIG. 45. FIG. 45A shows a first conductive gate level structure 45a01, a second conductive gate level structure 45a03, a third conductive gate level structure 45a05, a fourth conductive gate level structure 45a07, a fifth conductive gate level structure 45a09, and a sixth conductive gate level structure 45a11, each extending lengthwise in a parallel direction. As shown in FIG. 45A, the second conductive gate level structure 45a03 and the third conductive gate level structure 45a05 are positioned in an end-to-end spaced apart manner and are separated from each other by a first end-to-end spacing 45a25. As shown in FIG. 45A, the fourth conductive gate level structure 45a07 and the fifth conductive gate level structure 45a09 are positioned in an end-to-end spaced apart manner and are separated from each other by a second end-to-end spacing 45a27.


As shown in FIG. 45A, the second conductive gate level structure 45a03 is defined to have an inner extension portion 45a19 over the inner non-diffusion region between the diffusion regions 110p and 112p. As shown in FIG. 45A, the third conductive gate level structure 45a05 is defined to have an inner extension portion 45a17 over the inner non-diffusion region between the diffusion regions 110p and 112p. As shown in FIG. 45A, the fourth conductive gate level structure 45a07 is defined to have an inner extension portion 45a23 over the inner non-diffusion region between the diffusion regions 110p and 112p. As shown in FIG. 45A, the fifth conductive gate level structure 45a09 is defined to have an inner extension portion 45a21 over the inner non-diffusion region between the diffusion regions 110p and 112p. As shown in FIG. 45A, a first electrical connection 45a13 (as denoted by the heavy solid black line) is formed between the second conductive gate level structure 45a03 and the fifth conductive gate level structure 45a09. As shown in FIG. 45A, a second electrical connection 45a15 (as denoted by the heavy dashed black line) is formed between the third conductive gate level structure 45a05 and the fourth conductive gate level structure 45a07.



FIG. 45B shows an annotated version of FIG. 45. The features depicted in FIG. 45B are exactly the same as the features depicted in FIG. 45. As shown in FIG. 45B, the second conductive gate level structure 45a03 extends a distance 45a33 away from the contact 120p and in the parallel direction away from the gate electrode of transistor 108p. As shown in FIG. 45B, the third conductive gate level structure 45a05 extends a distance 45a31 away from the contact 126p and in the parallel direction away from the gate electrode of transistor 102p. As shown in FIG. 45B, the fourth conductive gate level structure 45a07 extends a distance 45a37 away from the contact 128p and in the parallel direction away from the gate electrode of transistor 104p. As shown in FIG. 45B, the fifth conductive gate level structure 45a09 extends a distance 45a35 away from the contact 118p and in the parallel direction away from the gate electrode of transistor 106p.



FIG. 46 is an illustration showing the cross-coupled transistor layout of FIG. 45, with multiple interconnect levels used to connect the gate contacts 126p and 128p, in accordance with one embodiment of the present invention. The gate electrode of transistor 102p is connected to the gate electrode of transistor 104p through gate contact 126p, through horizontal interconnect level feature 172p, through via 180p, through vertical interconnect level feature 178p, through via 182p, through horizontal interconnect level feature 176p, and through gate contact 128p. In one embodiment, the horizontal interconnect level features 172p and 176p are defined within the same interconnect level, e.g., Metal-1 level, and the vertical interconnect level feature 178p is defined within a higher interconnect level, e.g., Metal-2 level. It should be understood, however, that in other embodiments each of interconnect level features 172p, 178p, and 176p can be defined in separate interconnect levels.



FIG. 47 is an illustration showing the cross-coupled transistor layout of FIG. 45, with increased vertical separation between line end spacings 184p and 186p, in accordance with one embodiment of the present invention. The increased vertical separation between line end spacings 184p and 186p can facilitate creation of the line end spacings 184p and 186p when formed using separate cut shapes in a cut mask.



FIG. 48 is an illustration showing the cross-coupled transistor layout of FIG. 45, using an L-shaped interconnect level feature 188p to connect the gate contacts 120p and 118p, in accordance with one embodiment of the present invention.



FIG. 49 is an illustration showing the cross-coupled transistor layout of FIG. 48, with the horizontal position of gate contacts 126p and 118p reversed, and with the horizontal position of gate contacts 120p and 128p reversed, in accordance with one embodiment of the present invention.



FIG. 50 is an illustration showing the cross-coupled transistor layout of FIG. 48, with increased vertical separation between line end spacings 184p and 186p, in accordance with one embodiment of the present invention. The increased vertical separation between line end spacings 184p and 186p can facilitate creation of the line end spacings 184p and 186p when formed using separate cut shapes in a cut mask.



FIG. 51 is an illustration showing the cross-coupled transistor layout of FIG. 45, in which gate contacts 120p and 118p are vertically aligned, in accordance with one embodiment of the present invention. A linear-shaped interconnect level feature 190p is used to connect the vertically aligned gate contacts 120p and 118p. Also, in the embodiment of FIG. 51, an increased vertical separation between line end spacings 184p and 186p is provided to facilitate creation of the line end spacings 184p and 186p when formed using separate cut shapes in a cut mask, although use of a cut mask to fabricate the layout of FIG. 51 is not specifically required.



FIG. 51A shows an annotated version of FIG. 51. The features depicted in FIG. 51A are exactly the same as the features depicted in FIG. 51. FIG. 51A shows a first conductive gate level structure 51a01, a second conductive gate level structure 51a03, a third conductive gate level structure 51a05, a fourth conductive gate level structure 51a07, a fifth conductive gate level structure 51a09, and a sixth conductive gate level structure 51a11, each extending lengthwise in a parallel direction. As shown in FIG. 51A, the second conductive gate level structure 51a03 and the third conductive gate level structure 51a05 are positioned in an end-to-end spaced apart manner and are separated from each other by a first end-to-end spacing 51a25. As shown in FIG. 51A, the fourth conductive gate level structure 51a07 and the fifth conductive gate level structure 51a09 are positioned in an end-to-end spaced apart manner and are separated from each other by a second end-to-end spacing 51a27.


As shown in FIG. 51A, the second conductive gate level structure 51a03 is defined to have an inner extension portion 51a19 over the inner non-diffusion region between the diffusion regions 110p and 112p. As shown in FIG. 51A, the third conductive gate level structure 51a05 is defined to have an inner extension portion 51a17 over the inner non-diffusion region between the diffusion regions 110p and 112p. As shown in FIG. 51A, the fourth conductive gate level structure 51a07 is defined to have an inner extension portion 51a23 over the inner non-diffusion region between the diffusion regions 110p and 112p. As shown in FIG. 51A, the fifth conductive gate level structure 51a09 is defined to have an inner extension portion 51a21 over the inner non-diffusion region between the diffusion regions 110p and 112p. As shown in FIG. 51A, a first electrical connection 51a13 (as denoted by the heavy solid black line) is formed between the second conductive gate level structure 51a03 and the fifth conductive gate level structure 51a09. As shown in FIG. 51A, a second electrical connection 51a15 (as denoted by the heavy dashed black line) is formed between the third conductive gate level structure 51a05 and the fourth conductive gate level structure 51a07.



FIG. 51B shows an annotated version of FIG. 51. The features depicted in FIG. 51B are exactly the same as the features depicted in FIG. 51. As shown in FIG. 51B, the second conductive gate level structure 51a03 extends a distance 51a33 away from the contact 120p and in the parallel direction away from the gate electrode of transistor 108p. As shown in FIG. 51B, the third conductive gate level structure 51a05 extends a distance 51a31 away from the contact 126p and in the parallel direction away from the gate electrode of transistor 102p. As shown in FIG. 51B, the fourth conductive gate level structure 51a07 extends a distance 51a37 away from the contact 128p and in the parallel direction away from the gate electrode of transistor 104p. As shown in FIG. 51B, the fifth conductive gate level structure 51a09 extends a distance 51a35 away from the contact 118p and in the parallel direction away from the gate electrode of transistor 106p.



FIG. 52 is an illustration showing the cross-coupled transistor layout of FIG. 45, in which a linear-shaped interconnect level feature 192p is used to connect the non-vertically-aligned gate contacts 120p and 118p, in accordance with one embodiment of the present invention. It should be appreciated that the linear-shaped interconnect level feature 192p is stretched vertically to cover both of the gate contacts 120p and 118p.



FIG. 53 is an illustration showing the cross-coupled transistor layout of FIG. 52, with multiple interconnect levels used to connect the gate contacts 126p and 128p, in accordance with one embodiment of the present invention. The gate electrode of transistor 102p is connected to the gate electrode of transistor 104p through gate contact 126p, through horizontal interconnect level feature 172p, through via 180p, through vertical interconnect level feature 178p, through via 182p, through horizontal interconnect level feature 176p, and through gate contact 128p. In one embodiment, the horizontal interconnect level features 172p and 176p are defined within the same interconnect level, e.g., Metal-1 level, and the vertical interconnect level feature 178p is defined within a higher interconnect level, e.g., Metal-2 level. It should be understood, however, that in other embodiments each of interconnect level features 172p, 178p, and 176p can be defined in separate interconnect levels.



FIG. 54 is an illustration showing the cross-coupled transistor layout of FIG. 53, with the vertical positions of gate contacts 118p and 120p adjusted to enable alignment of the line end spacings between co-linearly aligned gate level features, in accordance with one embodiment of the present invention. Specifically, gate contact 118p is adjusted vertically upward, and gate contact 120p is adjusted vertically downward. The linear gate level features 116Bp and 116Ep are then adjusted such that the line end spacing 184p therebetween is substantially vertically centered within area shadowed by the interconnect level feature 192p. Similarly, the linear gate level features 116Cp and 116Fp are then adjusted such that the line end spacing 186p therebetween is substantially vertically centered within area shadowed by the interconnect level feature 192p. Therefore, the line end spacing 184p is substantially vertically aligned with the line end spacing 186p. This vertical alignment of the line end spacings 184p and 186p allows for use of a cut mask to define the line end spacings 184p and 186p. In other words, linear gate level features 116Bp and 116Ep are initially defined as a single continuous linear gate level feature, and linear gate level features 116Cp and 116Fp are initially defined as a single continuous linear gate level feature. Then, a cut mask is used to remove a portion of each of the single continuous linear gate level features so as to form the line end spacings 184p and 186p. As previously discussed with regard to FIG. 29, although edge-alignment between the gate contacts 118p, 120p and the interconnect level feature 192p can be utilized in one embodiment, it should be understood that such edge-alignment between gate contact and interconnect level feature is not required in all embodiments.



FIG. 55 is an illustration showing a cross-coupled transistor layout in which the four gate contacts 126p, 128p, 120p, and 118p are placed within three consecutive horizontal tracks of an interconnect level, in accordance with one embodiment of the present invention. The gate electrode of transistor 102p is connected to the gate electrode of transistor 104p through gate contact 126p, through horizontal interconnect level feature 402p, through gate contact 418p, through vertical gate level feature 404p, through gate contact 416p, through horizontal interconnect level feature 424p, and through gate contact 128p. The vertical gate level feature 404p represents a common node to which the gate electrodes of transistors 426p and 428p are connected. It should be understood that the vertical gate level feature 404p can be shifted left or right relative to the cross-coupled transistors 102p, 104p, 106p, 108p, as necessary for layout purposes. Also, the gate electrode of transistor 106p is connected to the gate electrode of transistor 108p through gate contact 118p, through horizontal interconnect level feature 190p, and through gate contact 120p.


It should be appreciated that placement of gate contacts 126p, 128p, 120p, and 118p within three consecutive horizontal interconnect level tracks allows for an interconnect level track 414p to pass through the cross-coupled transistor layout. Also, it should be understood that the interconnect level features 402p, 424p, and 190p can be defined in the same interconnect level or in different interconnect levels. In one embodiment, each of the interconnect level features 402p, 424p, and 190p is defined in a first interconnect level (Metal-1 level).



FIG. 56 is an illustration showing the cross-coupled transistor layout of FIG. 55, in which a non-transistor gate level feature 430p is used to make the vertical portion of the connection between gate contacts 126p and 126p, in accordance with one embodiment of the present invention. The gate electrode of transistor 102p is connected to the gate electrode of transistor 104p through gate contact 126p, through horizontal interconnected level feature 402p, through gate contact 418p, through vertical non-transistor gate level feature 430p, through gate contact 416p, through horizontal interconnect level feature 424p, and through gate contact 128p.



FIG. 57 is an illustration showing a cross-coupled transistor layout in which the four gate contacts 126p, 128p, 120p, and 118p are placed within three consecutive horizontal tracks of an interconnect level, and in which multiple interconnect levels are used to connect the gate contacts 126p and 128p, in accordance with one embodiment of the present invention. The gate electrode of transistor 102p is connected to the gate electrode of transistor 104p through gate contact 126p, through horizontal interconnect level feature 432p, through via 434p, through vertical interconnect level feature 436p, through via 438p, through horizontal interconnect level feature 440p, and through gate contact 128p. The vertical interconnect level feature 436p is defined within an interconnect level different from the interconnect level in which the horizontal interconnect level features 432p and 440p are defined. In one embodiment, the horizontal interconnect level features 432p and 440p are defined within a first interconnect level (Metal-1 level), and the vertical interconnect level feature 436p is defined within a second interconnect level (Metal-2 level). It should be understood that the vertical interconnect level feature 436p can be shifted left or right relative to the cross-coupled transistors 102p, 104p, 106p, 108p, as necessary for layout purposes. Also, the gate electrode of transistor 106p is connected to the gate electrode of transistor 108p through gate contact 118p, through horizontal interconnect level feature 190p, and through gate contact 120p.



FIG. 58 is an illustration showing the cross-coupled transistor layout of FIG. 57, in which the gate contacts 126Ap, 118Ap, 120Ap, and 128Ap are extended in the vertical direction to provided additional overlap with their respective underlying gate level feature, in accordance with one embodiment of the present invention. The additional overlap of the gate level features by the gate contacts 126Ap, 118Ap, 120Ap, and 128Ap may be provided to satisfy design rules.



FIG. 59 is an illustration showing the cross-coupled transistor layout of FIG. 57, in which the gate contacts 126p, 118p, 120p, and 128p are placed within four consecutive interconnect level tracks with an intervening vacant interconnect level track 704p, in accordance with one embodiment of the present invention. The gate electrode of transistor 102p is connected to the gate electrode of transistor 104p through gate contact 126p, through horizontal interconnect level feature 432p, through via 434p, through vertical interconnect level feature 436p, through via 438p, through horizontal interconnect level feature 440p, and through gate contact 128p. The gate electrode of transistor 106p is connected to the gate electrode of transistor 108p through gate contact 118p, through L-shaped interconnect level feature 450p, and through gate contact 120p. As shown at locations 706p and 708p, the L-shaped interconnect level feature 450p can be extended beyond the gate contacts 120p and 118p to provide sufficient overlap of the gate contacts by the L-shaped interconnect level feature 450p, as needed to satisfy design rules.



FIG. 59A shows an annotated version of FIG. 59. The features depicted in FIG. 59A are exactly the same as the features depicted in FIG. 59. FIG. 59A shows a first conductive gate level structure 59a01, a second conductive gate level structure 59a03, a third conductive gate level structure 59a05, a fourth conductive gate level structure 59a07, a fifth conductive gate level structure 59a09, and a sixth conductive gate level structure 59a11, each extending lengthwise in a parallel direction. As shown in FIG. 59A, the second conductive gate level structure 59a03 and the third conductive gate level structure 59a05 are positioned in an end-to-end spaced apart manner and are separated from each other by a first end-to-end spacing 59a25. As shown in FIG. 59A, the fourth conductive gate level structure 59a07 and the fifth conductive gate level structure 59a09 are positioned in an end-to-end spaced apart manner and are separated from each other by a second end-to-end spacing 59a27.


As shown in FIG. 59A, the second conductive gate level structure 59a03 is defined to have an inner extension portion 59a19 over the inner non-diffusion region between the diffusion regions 110p and 112p. As shown in FIG. 59A, the third conductive gate level structure 59a05 is defined to have an inner extension portion 59a17 over the inner non-diffusion region between the diffusion regions 110p and 112p. As shown in FIG. 59A, the fourth conductive gate level structure 59a07 is defined to have an inner extension portion 59a23 over the inner non-diffusion region between the diffusion regions 110p and 112p. As shown in FIG. 59A, the fifth conductive gate level structure 59a09 is defined to have an inner extension portion 59a21 over the inner non-diffusion region between the diffusion regions 110p and 112p. As shown in FIG. 59A, a first electrical connection 59a13 (as denoted by the heavy solid black line) is formed between the second conductive gate level structure 59a03 and the fifth conductive gate level structure 59a09. As shown in FIG. 59A, a second electrical connection 59a15 (as denoted by the heavy dashed black line) is formed between the third conductive gate level structure 59a05 and the fourth conductive gate level structure 59a07.



FIG. 59B shows an annotated version of FIG. 59. The features depicted in FIG. 59B are exactly the same as the features depicted in FIG. 59. As shown in FIG. 59B, the second conductive gate level structure 59a03 extends a distance 59a33 away from the contact 120p and in the parallel direction away from the gate electrode of transistor 108p. As shown in FIG. 59B, the third conductive gate level structure 59a05 extends a distance 59a31 away from the contact 126p and in the parallel direction away from the gate electrode of transistor 102p. As shown in FIG. 59B, the fourth conductive gate level structure 59a07 extends a distance 59a37 away from the contact 128p and in the parallel direction away from the gate electrode of transistor 104p. As shown in FIG. 59B, the fifth conductive gate level structure 59a09 extends a distance 59a35 away from the contact 118p and in the parallel direction away from the gate electrode of transistor 106p.



FIG. 60 is an illustration showing the cross-coupled transistor layout of FIG. 59, with a variation in the overlap of the gate contact 120p by the L-shaped interconnect level feature 450p, in accordance with one embodiment of the present invention. The overlap region 709p is turned horizontally so as to align with the horizontal interconnect level feature 440p.



FIGS. 61-94 are illustrations showing variants of the cross-coupled transistor layouts of FIGS. 26 and 28-60, respectively. As previously mentioned, essentially any cross-coupled transistor layout defined in accordance with a linear gate level can be represented in an alternate manner by horizontally and/or vertically reversing placement of the gate contacts that are used to connect one or both pairs of the four transistors of the cross-coupled transistor configuration. Also, essentially any cross-coupled transistor layout defined in accordance with a linear gate level can be represented in an alternate manner by maintaining gate contact placements and by modifying each routing path used to connect one or both pairs of the four transistors of the cross-coupled transistor configuration.



FIGS. 95-99 show exemplary cross-coupled transistor layouts defined in accordance with the linear gate level, in which a folded transistor layout technique is implemented. A folded transistor is defined as a plurality of transistors whose gate electrodes share an identical electrical connectivity configuration. In other words, each individual transistor of a given folded transistor has its gate electrode connected to a common node and is defined to electrically interface with a common diffusion region. It should be understood that although each individual transistor of a given folded transistor has its gate electrode connected to a common diffusion region, it is not required that the common diffusion region be continuous, i.e., monolithic. For example, diffusion regions that are of the same type but are physically separated from each other, and have an electrical connection to a common output node, and share a common source/drain, satisfy the common diffusion region characteristic of the folded transistor.


In the example layout of FIG. 95, a first pair of the cross-coupled transistors is defined by a folded transistor 6901Ap/6901Bp and by a transistor 6903p. Each of the individual transistors 6901Ap and 6901Bp that form the folded transistor is connected to a common diffusion region 6905p and has its gate electrode connected to a common node 6907p through respective gate contacts 6909Ap and 6909Bp. The gate contacts 6909Ap and 6909Bp are connected to a gate contact 6921p of transistor 6903p by way of a metal 1 interconnect level feature 6911p, a contact 6913p, a gate level feature 6915p, a contact 6917p, and a metal 1 interconnect level feature 6919p. A second pair of the cross-coupled transistors is defined by a folded transistor 6923Ap/6923Bp and by a transistor 6925p. Each of the individual transistors 6923Ap and 6923Bp that form the folded transistor is connected to a common diffusion region 6927p and has its gate electrode connected to a common node 6929p through respective gate contacts 6931Ap and 6931Bp. The gate contacts 6931Ap and 6931Bp are connected to a gate contact 6933p of transistor 6925p by way of a metal 1 interconnect level feature 6935p. Transistors 6901Ap, 6901Bp, and 6925p are electrically interfaced with the diffusion region 6905p. Also, transistors 6923Ap, 6923Bp, and 6903p are electrically interfaced with the diffusion region 6927p. Additionally, although not explicitly shown, diffusion regions 6905p and 6927p are connected to a common output node.



FIG. 96 shows a variant of the cross-coupled transistor layout of FIG. 95, in which the connection between the folded transistor 6901Ap/6901Bp and the transistor 6903p is made using an alternate conductive path through the chip. Specifically, the gate contacts 6909Ap and 6909Bp are connected to the gate contact 6921p of transistor 6903p by way of a metal 1 interconnect level feature 7001p, a via 7003p, a metal 2 interconnect level feature 7005p, a via 7007p, and a metal 1 interconnect level feature 7009p.


In the example layout of FIG. 97, a first pair of the cross-coupled transistors is defined by a folded transistor 7101Ap/7101Bp and by a folded transistor 7103Ap/7103Bp. Gate contacts 7105Ap and 7105Bp are connected to gate contacts 7107Ap and 7107Bp by way of a metal 1 interconnect level feature 7109p, a via 7111p, a metal 2 interconnect level feature 7113p, a via 7115p, and a metal 1 interconnect level feature 7117p. A second pair of the cross-coupled transistors is defined by a folded transistor 7119Ap/7119Bp and by a folded transistor 7121Ap/7121Bp. Gate contacts 7123Ap and 7123Bp are connected to gate contacts 7125Ap and 7125Bp by way of a metal 1 interconnect level feature 7127p, a via 7129p, a metal 2 interconnect level feature 7131p, a via 7133p, a metal 1 interconnect level feature 7135p, a via 7137p, a metal 2 interconnect level feature 7139p, a via 7141p, and a metal 1 interconnect level feature 7143p. Transistors 7101Ap, 7101Bp, 7121Ap, and 7121Bp are electrically interfaced with diffusion region 7145p. Also, transistors 7119Ap, 7119Bp, 7103Ap, and 7103Bp are electrically interfaced with diffusion region 7147p. Additionally, although not explicitly shown, portions of diffusion regions 7145p and 7147p which are electrically interfaced with the transistors 7101Ap, 7101Bp, 7103Ap, 7103Bp, 7119Ap, 7119Bp, 7121Ap, and 7121Bp are connected to a common output node.



FIG. 98 shows a variant of the cross-coupled transistor layout of FIG. 97, in which the electrical connections between the cross-coupled transistors are made using an alternate conductive paths through the chip. Specifically, the gate contacts 7105Ap and 7105Bp are connected to the gate contacts 7107Ap and 7107Bp by way of a metal 1 interconnect level feature 7201p, a contact 7203p, a gate level feature 7205p, a contact 7207p, and a metal 1 interconnect level feature 7209p. Also, the gate contacts 7123Ap and 7123Bp are connected to the gate contacts 7125Ap and 7125Bp by way of a metal 1 interconnect level feature 7211p. In this embodiment, the metal 1 interconnect level in unrestricted with regard to bends in conductive features. Therefore, the metal 1 interconnect level feature 7211p can be defined to “snake” through the metal 1 interconnect level to make the required cross-coupled transistor connections, as permitted by surrounding layout features.



FIG. 99 shows a variant of the cross-coupled transistor layout of FIG. 97, in which the connection between the folded transistor 7101Ap/7101Bp and the folded transistor 7103Ap/7103Bp is made using an alternate conductive path through the chip. Specifically, the gate contacts 7105Ap and 7105Bp are connected to the gate contacts 7107Ap and 7107Bp by way of the metal 1 interconnect level feature 7201p, the contact 7203p, the gate level feature 7205p, the contact 7207p, and the metal 1 interconnect level feature 7209p. It should be understood that the cross-coupled transistor layouts utilizing folded transistors as shown in FIGS. 95-99 are provided by way of example, and should not be construed as fully inclusive.


In each FIGS. 26-99, the cross-coupled transistor connections have been described by tracing through the various conductive features of each conductive path used to connect each pair of transistors in the cross-coupled layout. It should be appreciated that the conductive path used to connect each pair of transistors in a given cross-coupled layout can traverse through conductive features any number of levels of the chip, utilizing any number of contacts and vias as necessary. For ease of description with regard to FIGS. 100 through 192, the conductive paths used to connect the various NMOS/PMOS transistor pairs in each cross-coupled transistor layout are identified by heavy black lines drawn over the corresponding layout features.


As previously mentioned, FIGS. 26-99 do not explicitly show connection of the diffusion regions of the cross-coupled transistors to a common node, although this connection is present. FIGS. 100-111 show exemplary cross-coupled transistor layouts in which the n-type and p-type diffusion regions of the cross-coupled transistors are shown to be electrically connected to a common node. The conductive path used to connect the diffusion regions of the cross-coupled transistors to the common node in each of FIGS. 100-111 is identified by a heavy black dashed line drawn over the corresponding layout features. For ease of description, FIGS. 112-148 do not show the heavy black dashed line corresponding to the conductive path used to connect the diffusion regions of the cross-coupled transistors to the common node. However, some of FIGS. 112-148 do show the layout features associated with the conductive path, or a portion thereof, used to connect the diffusion regions of the cross-coupled transistors to the common node. Again, although not explicitly shown in each of FIGS. 26-148, it should be understood that each of the exemplary cross-coupled transistor layout includes a conductive path that connects the diffusion regions of the cross-coupled transistors to a common output node.



FIG. 68A shows an annotated version of FIG. 68. The features depicted in FIG. 68A are exactly the same as the features depicted in FIG. 68. FIG. 68A shows a first conductive gate level structure 68a02, a second conductive gate level structure 68a04, a third conductive gate level structure 68a06, a fourth conductive gate level structure 68a08, a fifth conductive gate level structure 68a10, a sixth conductive gate level structure 68a12, and a seventh conductive gate level structure 68a14, each extending lengthwise in a parallel direction. As shown in FIG. 68A, the first conductive gate level structure 68a02 forms a gate electrode of transistor 68a01 and a gate electrode of transistor 68a11. As shown in FIG. 68A, the second conductive gate level structure 68a04 forms a gate electrode of transistor 68a03. As shown in FIG. 68A, the third conductive gate level structure 68a06 forms a gate electrode of transistor 68a13. As shown in FIG. 68A, the fourth conductive gate level structure 68a08 forms a gate electrode of transistor 68a05. As shown in FIG. 68A, the fifth conductive gate level structure 68a10 forms a gate electrode of transistor 68a15. As shown in FIG. 68A, the sixth conductive gate level structure 68a12 forms a gate electrode of transistor 68a07 and a gate electrode of transistor 68a17. As shown in FIG. 68A, the seventh conductive gate level structure 68a14 forms a gate electrode of transistor 68a09 and a gate electrode of transistor 68a19.


As shown in FIG. 68A, the second conductive gate level structure 68a04 has an inner end position 68a27. As shown in FIG. 68A, the third conductive gate level structure 68a06 has an inner end position 68a25. As shown in FIG. 68A, the fourth conductive gate level structure 68a08 has an inner end position 68a31. As shown in FIG. 68A, the fifth conductive gate level structure 68a10 has an inner end position 68a29. As shown in FIG. 68A, a first electrical connection 68a23 (as denoted by the heavy solid black line) is formed between the second conductive gate level structure 68a04 and the fifth conductive gate level structure 68a10, and through an interconnect structure 68a16 formed in a single interconnect level. As shown in FIG. 68A, a second electrical connection 68a21 (as denoted by the heavy dashed black line) is formed between the third conductive gate level structure 68a06 and the fourth conductive gate level structure 68a08.



FIG. 68B shows an annotated version of FIG. 68. The features depicted in FIG. 68B are exactly the same as the features depicted in FIG. 68. As shown in FIG. 68B, the second conductive gate level structure 68a04 and the third conductive gate level structure 68a06 are positioned in an end-to-end spaced apart manner and are separated from each other by a first end-to-end spacing 68a41. As shown in FIG. 68B, the fourth conductive gate level structure 68a08 and the fifth conductive gate level structure 68a10 are positioned in an end-to-end spaced apart manner and are separated from each other by a second end-to-end spacing 68a43. As shown in FIG. 68B, the first electrical connection 68a23 extends through a contact 68a35 that is connected to the second conductive gate level structure 68a04, and through a contact 68a37 that is connected to the fifth conductive gate level structure 68a10. As shown in FIG. 68B, the second electrical connection 68a21 extends through a contact 68a33 that is connected to the third conductive gate level structure 68a06, through the seventh conductive gate level structure 68a14, and through a contact 68a39 that is connected to the fourth conductive gate level structure 68a08.



FIG. 68C shows an annotated version of FIG. 68. The features depicted in FIG. 68C are exactly the same as the features depicted in FIG. 68. FIG. 68C shows the first conductive gate level structure 68a02 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 68a45. FIG. 68C shows each of the second conductive gate level structure 68a04 and third conductive gate level structure 68a06 to have their lengthwise centerlines substantially aligned with a gate electrode track 68a47. FIG. 68C shows each of the third conductive gate level structure 68a08 and fourth conductive gate level structure 68a10 to have their lengthwise centerlines substantially aligned with a gate electrode track 68a49. FIG. 68C shows the sixth conductive gate level structure 68a12 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 68a51. FIG. 68C shows the seventh conductive gate level structure 68a14 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 68a53.


As shown in FIG. 68C, the gate electrodes of transistors 68a11 and 68a13 are separated by a centerline-to-centerline spacing 68a55. As shown in FIG. 68C, the gate electrodes of transistors 68a13 and 68a15 are separated by a centerline-to-centerline spacing 68a57. As shown in FIG. 68C, the gate electrodes of transistors 68a15 and 68a17 are separated by a centerline-to-centerline spacing 68a59. As shown in FIG. 68C, the gate electrodes of transistors 68a17 and 68a19 are separated by a centerline-to-centerline spacing 68a61. As shown in FIG. 68C, the gate electrodes of transistors 68a01 and 68a03 are separated by the centerline-to-centerline spacing 68a55. As shown in FIG. 68C, the gate electrodes of transistors 68a03 and 68a05 are separated by the centerline-to-centerline spacing 68a57. As shown in FIG. 68C, the gate electrodes of transistors 68a05 and 68a07 are separated by a centerline-to-centerline spacing 68a59. As shown in FIG. 68C, the gate electrodes of transistors 68a07 and 68a09 are separated by a centerline-to-centerline spacing 68a61. As shown in FIG. 68C, the centerline-to-centerline spacings 68a55, 68a57, 68a59, 68a61 are measured perpendicular to the parallel direction of the conductive gate level structures 68a02, 68a04, 68a06, 68a08, 68a10, 68a12, 68a14. As shown in FIG. 68C, the contact 68a35 is located at a first position 68a65 in the parallel direction. As shown in FIG. 68C, the contact 68a37 is located at a second position 68a63 in the parallel direction.



FIG. 109A shows an annotated version of FIG. 109. The features depicted in FIG. 109A are exactly the same as the features depicted in FIG. 109. FIG. 109A shows a first conductive gate level structure 109a02, a second conductive gate level structure 109a04, a third conductive gate level structure 109a06, a fourth conductive gate level structure 109a08, a fifth conductive gate level structure 109a10, a sixth conductive gate level structure 109a12, and a seventh conductive gate level structure 109a14, each extending lengthwise in a parallel direction. FIG. 109A shows the first conductive gate level structure 109a02 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 109a09. FIG. 109A shows the second conductive gate level structure 109a04 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 109a07. FIG. 109A shows each of the third conductive gate level structure 109a06 and fourth conductive gate level structure 109a08 to have their lengthwise centerlines substantially aligned with a gate electrode track 109a05. FIG. 109A shows the fifth conductive gate level structure 109a10 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 109a03. FIG. 109A shows each of the sixth conductive gate level structure 109a12 and sixth conductive gate level structure 109a14 to have their lengthwise centerlines substantially aligned with a gate electrode track 109a01.


As shown in FIG. 109A, the gate electrode tracks 109a01, 109a03, 109a05, 109a07, and 109a09 are consecutively separated by gate pitches 109a11, 109a13, 109a15, and 109a17. As shown in FIG. 109A, the gate pitches 109a11, 109a13, 109a15, and 109a17 are measured perpendicular to the parallel direction of the conductive gate level structures 109a02, 109a04, 109a06, 109a08, 109a10, 109a12, 109a14. As shown in FIG. 109A, a first electrical connection 109a21 (as denoted by the heavy solid black line) electrically connects the third conductive gate level structure 109a06 to the seventh conductive gate level structure 109a14. As shown in FIG. 109A, a second electrical connection 109a22 (as denoted by the heavy solid black line) electrically connects the sixth conductive gate level structure 109a12 to the fourth conductive gate level structure 109a08. As shown in FIG. 109A, a third electrical connection 109a19 (as denoted by the heavy dashed black line) represents the common node electrical connection.



FIG. 109B shows an annotated version of FIG. 109. The features depicted in FIG. 109B are exactly the same as the features depicted in FIG. 109. As shown in FIG. 109B, the second conductive gate level structure 109a04 forms a gate electrode of a transistor 109a31 and a gate electrode of a transistor 109a23. As shown in FIG. 109B, the third conductive gate level structure 109a06 forms a gate electrode of a transistor 109a33. As shown in FIG. 109B, the fourth conductive gate level structure 109a08 forms a gate electrode of a transistor 109a25. As shown in FIG. 109B, the fifth conductive gate level structure 109a10 forms a gate electrode of a transistor 109a35 and a gate electrode of a transistor 109a27. As shown in FIG. 109B, the sixth conductive gate level structure 109a12 forms a gate electrode of a transistor 109a37. As shown in FIG. 109B, the seventh conductive gate level structure 109a14 forms a gate electrode of a transistor 109a29.


As shown in FIG. 109B, the first electrical connection 109a21 extends through a contact 109a45 connected to the third conductive gate level structure 109a06, through the first conductive gate level structure 109a02, and through a contact 109a43 connected to the seventh conductive gate level structure 109a14. As shown in FIG. 109B, the second electrical connection 109a22 extends through a contact 109a41 connected to the sixth conductive gate level structure 109a12, and through a contact 109a39 connected to the fourth conductive gate level structure 109a08. As shown in FIG. 109B, the third conductive gate level structure 109a06 and the fourth conductive gate level structure 109a08 are positioned in an end-to-end spaced apart manner and are separated from each other by a first end-to-end spacing 109a49. As shown in FIG. 109B, the sixth conductive gate level structure 109a12 and the seventh conductive gate level structure 109a14 are positioned in an end-to-end spaced apart manner and are separated from each other by a second end-to-end spacing 109a47.



FIG. 109C shows an annotated version of FIG. 109. The features depicted in FIG. 109C are exactly the same as the features depicted in FIG. 109. FIG. 109C shows an inner end position 109a55 of the third conductive gate level structure 109a06. FIG. 109C shows an inner end position 109a57 of the fourth conductive gate level structure 109a08. FIG. 109C shows an inner end position 109a51 of the sixth conductive gate level structure 109a12. FIG. 109C shows an inner end position 109a53 of the seventh conductive gate level structure 109a14.



FIG. 111A shows an annotated version of FIG. 111. The features depicted in FIG. 111A are exactly the same as the features depicted in FIG. 111. FIG. 111A shows a first conductive gate level structure 111a02, a second conductive gate level structure 111a04, a third conductive gate level structure 111a06, a fourth conductive gate level structure 111a08, a fifth conductive gate level structure 111a10, a sixth conductive gate level structure 111a12, a seventh conductive gate level structure 111a14, and an eighth conductive gate level structure 111a16, each extending lengthwise in a parallel direction. FIG. 111A shows the first conductive gate level structure 111a02 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 111a11. FIG. 111A shows the second conductive gate level structure 111a04 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 111a09. FIG. 111A shows the third conductive gate level structure 111a06 and the fourth conductive gate level structure 111a08 positioned to have their lengthwise centerlines substantially aligned with a gate electrode track 111a07. FIG. 111A shows the fifth conductive gate level structure 111a10 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 111a05. FIG. 111A shows the sixth conductive gate level structure 111a12 and the seventh conductive gate level structure 111a14 positioned to have their lengthwise centerlines substantially aligned with a gate electrode track 111a03. FIG. 111A shows the eighth conductive gate level structure 111a16 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 111a01. As shown in FIG. 111A, the gate electrode tracks 111a01, 111a03, 111a05, 111a07, 111a09, and 111a11 are consecutively separated by gate pitches 111a13, 111a15, 111a17, 111a19, and 111a21. As shown in FIG. 109A, the gate pitches 111a13, 111a15, 111a17, 111a19, and 111a21 are measured perpendicular to the parallel direction of the conductive gate level structures 111a02, 111a04, 111a06, 111a08, 111a10, 111a12, 111a14, 111a16.


As shown in FIG. 111A, the first conductive gate level structure 111a02 forms a gate electrode of a transistor 111a41 and a gate electrode of a transistor 111a31. As shown in FIG. 111A, the second conductive gate level structure 111a04 forms a gate electrode of a transistor 111a39 and a gate electrode of a transistor 111a29. As shown in FIG. 111A, the third conductive gate level structure 111a06 forms a gate electrode of a transistor 111a37. As shown in FIG. 111A, the fourth conductive gate level structure 111a08 forms a gate electrode of a transistor 111a27. As shown in FIG. 111A, the fifth conductive gate level structure 111a10 forms a gate electrode of a transistor 111a35 and a gate electrode of a transistor 111a25. As shown in FIG. 111A, the sixth conductive gate level structure 111a12 forms a gate electrode of a transistor 111a33. As shown in FIG. 111A, the seventh conductive gate level structure 111a14 forms a gate electrode of a transistor 111a23.


As shown in FIG. 111A, a first electrical connection 111a45 (as denoted by the heavy solid black line) electrically connects the sixth conductive gate level structure 111a12 to the fourth conductive gate level structure 111a08. As shown in FIG. 111A, a second electrical connection 111a47 (as denoted by the heavy solid black line) electrically connects the third conductive gate level structure 111a06 to the seventh conductive gate level structure 111a14. As shown in FIG. 111A, the second electrical connection extends through the eighth conductive gate level feature 111a49. As shown in FIG. 111A, a third electrical connection 111a43 (as denoted by the heavy dashed black line) represents the common node electrical connection.



FIG. 111B shows an annotated version of FIG. 111. The features depicted in FIG. 111B are exactly the same as the features depicted in FIG. 111. As shown in FIG. 111B, the first electrical connection 111a45 extends through gate contact 111a57 connected to the sixth conductive gate level structure 111a12, and through the gate contact 111a59 connected to the fourth conductive gate level structure 111a08. As shown in FIG. 111B, the first electrical connection 111a45 extends through a linear-shaped conductive interconnect structure 111a51 in a single interconnect level. As shown in FIG. 111B, the second electrical connection 111a47 extends through gate contact 111a55 connected to the third conductive gate level structure 111a06, and through the gate contact 111a53 connected to the seventh conductive gate level structure 111a14.



FIGS. 112-148 show a number of exemplary cross-coupled transistor layouts in which the p-type diffusion regions that are electrically interfaced with the cross-coupled transistors are physically separated from each other. For example, with regard to FIG. 112, the p-type diffusion region 8601p is physically separated from the p-type diffusion region 8603p. However, the p-type diffusion regions 8601p and 8603p are electrically connected to each other by way of contact 8605p, metal 1 interconnect level feature 8607p, and contact 8609p. Although not shown, the diffusion regions 8601p and 8603p are also electrically connected to diffusion region 8611p. It should be understood that a variant of each cross-coupled transistor layout as shown in each of FIGS. 112-148, can be defined by changing the p-type diffusion regions as shown to n-type diffusion regions, and by also changing the n-type diffusion regions as shown to p-type diffusions regions. Therefore, such variants of FIGS. 112-148 illustrate a number of exemplary cross-coupled transistor layouts in which the n-type diffusion regions that are electrically interfaced with the cross-coupled transistors are physically separated from each other.



FIGS. 149-175 show a number of exemplary cross-coupled transistor layouts defined using two gate contacts to connect one pair of complementary (i.e., NMOS/PMOS) transistors in the cross-coupled transistor layout to each other, and using no gate contact to connect the other pair of complementary transistors in the cross-coupled transistor layout to each other. It should be understood that two gate electrodes of each pair of cross-coupled transistors, when considered as a single node, are electrically connected through at least one gate contact to circuitry external to the cross-coupled transistor portion of the layout. Therefore, it should be understood that the gate electrodes mentioned above, or absence thereof, with regard to connecting each pair of complementary transistors in the cross-coupled transistor layout, refer to gate electrodes defined within the cross-coupled transistor portion of the layout.


For example, FIG. 149 shows a cross-coupled transistor layout in which a gate electrode of transistor 12301p is electrically connected to a gate electrode of transistor 12303p by way of two gate contacts 12309p and 12311p in combination with other conductive features. Also, the gate electrodes of transistors 12305p and 12307p are defined as a single, continuous linear conductive feature within the gate level. Therefore, a gate contact is not required to electrically connect the gate electrodes of transistors 12305p and 12307p. The conductive path used to connect the diffusion regions of the cross-coupled transistors to the common output node in each of FIGS. 149-175 is identified by a heavy black dashed line drawn over the corresponding layout features.


It should be appreciated that the cross-coupled transistor layout defined using two gate contacts to connect one pair of complementary transistors and no gate contact to connect the other pair of complementary transistors can be implemented in as few as two gate electrode tracks, wherein a gate electrode track is defined as a virtual line extending across the gate level in a parallel relationship to its neighboring gate electrode tracks. These two gate electrode tracks can be located essentially anywhere in the layout with regard to each other. In other words, these two gate electrode tracks are not required to be located adjacent to each other, although such an arrangement is permitted, and in some embodiments may be desirable. The cross-coupled transistor layout embodiments of FIGS. 149-175 can be characterized in that two gate electrodes of one pair of connected complementary transistors in the cross-coupled layout are defined from a single, continuous linear conductive feature defined in the gate level.



FIG. 156A shows an annotated version of FIG. 156. The features depicted in FIG. 156A are exactly the same as the features depicted in FIG. 156. FIG. 156A shows a first conductive gate level structure 156a02 that forms a gate electrode of a transistor 156a21. FIG. 156A shows a second conductive gate level structure 156a04 that forms a gate electrode of a transistor 156a19 and a gate electrode of a transistor 156a11. FIG. 156A shows a third conductive gate level structure 156a06 that forms a gate electrode of a transistor 156a13. FIG. 156A shows a fourth conductive gate level structure 156a08 that forms a gate electrode of a transistor 156a23 and a gate electrode of a transistor 156a15. FIG. 156A shows a fifth conductive gate level structure 156a10 that forms a gate electrode of a transistor 156a25 and a gate electrode of a transistor 156a17. As shown in FIG. 156A, each conductive gate level feature 156a02, 156a04, 156a06, 156a08, 156a10 extends lengthwise in a parallel direction.



FIG. 156A shows the first conductive gate level structure 156a02 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 156a01. FIG. 156A shows the second conductive gate level structure 156a04 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 156a03. FIG. 156A shows the third conductive gate level structure 156a06 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 156a05. As shown in FIG. 156A, the first and second gate electrode tracks 156a01 and 156a03 are separated by a gate pitch 156a07. As shown in FIG. 156A, the second and third gate electrode tracks 156a03 and 156a05 are separated by a gate pitch 156a09. As shown in FIG. 156A, a first electrical connection 156a26 (as denoted by the heavy solid line) extends from the transistor 156a19 to the transistor 156a11, through the second conductive gate level structure 156a04. As shown in FIG. 156A, a second electrical connection 156a27 (as denoted by the heavy solid line) extends from the transistor 156a21 to the transistor 156a13. As shown in FIG. 156A, a third electrical connection 156a29 (as denoted by the heavy dashed line) shows the common node electrical connection.



FIG. 156B shows an annotated version of FIG. 156. The features depicted in FIG. 156B are exactly the same as the features depicted in FIG. 156. As shown in FIG. 156B, the second electrical connection 156a27 extend through gate contact 156a53 and through gate contact 156a51. As shown in FIG. 156B, the gate contact 156a53 is located at a contact position 156a35. As shown in FIG. 156B, the gate contact 156a51 is located at a contact position 156a37. As shown in FIG. 156B, the second conductive gate level structure 156a04 is connected to gate contact 156a55, which is located at a contact position 156a39. As shown in FIG. 156B, each of the first conductive gate level structure 156a02 and the third conductive gate level structure 156a06 has a respective end aligned to a common position 156a33 in the parallel direction.



FIG. 157A shows an annotated version of FIG. 157. The features depicted in FIG. 157A are exactly the same as the features depicted in FIG. 157. FIG. 157A shows a first conductive gate level structure 157a02, a second conductive gate level structure 157a04, a third conductive gate level structure 157a06, a fourth conductive gate level structure 157a08, a fifth conductive gate level structure 157a10, and a sixth conductive gate level structure 157a12, each extending lengthwise in a parallel direction. FIG. 157A shows the first conductive gate level structure 157a02 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 157a01. FIG. 157A shows the second conductive gate level structure 157a04 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 157a03. FIG. 157A shows the third conductive gate level structure 157a06 and the fourth conductive gate level structure 157a08 positioned to have their lengthwise centerlines substantially aligned with a gate electrode track 157a05. FIG. 157A shows the fifth conductive gate level structure 157a010 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 157a07. FIG. 157A shows the sixth conductive gate level structure 157a12 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 157a09. As shown in FIG. 157A, the gate electrode tracks 157a01, 157a03, 157a05, 157a07, and 157a09, are consecutively separated by gate pitches 157a11, 157a13, 157a15, and 157a17. As shown in FIG. 109A, the gate pitches 157a11, 157a13, 157a15, and 157a17 are measured perpendicular to the parallel direction of the conductive gate level structures 157a02, 157a04, 157a06, 157a08, 157a10, 157a12.


As shown in FIG. 157A, the first conductive gate level structure 157a02 forms a gate electrode of a transistor 157a29. As shown in FIG. 157A, the second conductive gate level structure 157a04 forms a gate electrode of a transistor 157a27 and a gate electrode of a transistor 157a19. As shown in FIG. 157A, the third conductive gate level structure 157a06 forms a gate electrode of a transistor 157a31. As shown in FIG. 157A, the fourth conductive gate level structure 157a08 forms a gate electrode of a transistor 157a21. As shown in FIG. 157A, the fifth conductive gate level structure 157a10 forms a gate electrode of a transistor 157a23. As shown in FIG. 157A, the sixth conductive gate level structure 157a12 forms a gate electrode of a transistor 157a33 and a gate electrode of a transistor 157a25.


As shown in FIG. 157A, a first electrical connection 157a50 (as denoted by the heavy solid line) extends from the transistor 157a27 to the transistor 157a51, through the second conductive gate level structure 157a04. As shown in FIG. 157A, a second electrical connection 157a51 (as denoted by the heavy solid line) extends from the transistor 157a29 to the transistor 157a21. As shown in FIG. 157A, a third electrical connection 157a53 (as denoted by the heavy dashed line) shows the common node electrical connection.



FIG. 157B shows an annotated version of FIG. 157. The features depicted in FIG. 157B are exactly the same as the features depicted in FIG. 157. As shown in FIG. 157B, the second electrical connection 157a51 extends through gate contact 157a41 and through gate contact 157a39. As shown in FIG. 157B, the gate contact 157a41 is located at a contact position 157a47. As shown in FIG. 157B, the gate contact 157a39 is located at a contact position 157a45. As shown in FIG. 157B, the second conductive gate level structure 157a50 is connected to gate contact 157a43, which is located at a contact position 157a49. As shown in FIG. 157B, each of the first conductive gate level structure 157a02 and the fourth conductive gate level structure 157a08 has a respective end aligned to a common position 157a37 in the parallel direction. As shown in FIG. 157B, the fifth conductive gate level structure 157a10 forms the gate electrode of the transistor 157a23 with the Pdiff regions and extends between and spaced apart from two Ndiff regions 157a69 and 157a67.



FIG. 170A shows an annotated version of FIG. 170. The features depicted in FIG. 170A are exactly the same as the features depicted in FIG. 170. FIG. 170A shows a first conductive gate level structure 170a02, a second conductive gate level structure 170a04, a third conductive gate level structure 170a06, a fourth conductive gate level structure 170a08, a fifth conductive gate level structure 170a10, and a sixth conductive gate level structure 170a12, each extending lengthwise in a parallel direction. FIG. 170A shows the first conductive gate level structure 170a02 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 170a01. FIG. 170A shows the second conductive gate level structure 170a04 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 170a03. FIG. 170A shows the third conductive gate level structure 170a06 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 170a05. FIG. 170A shows the fourth conductive gate level structure 170a08 and the fifth conductive gate level structure 170a10 positioned to have their lengthwise centerlines substantially aligned with a gate electrode track 170a07. FIG. 170A shows the sixth conductive gate level structure 170a12 positioned to have its lengthwise centerline substantially aligned with a gate electrode track 170a09. As shown in FIG. 170A, the gate electrode tracks 170a01, 170a03, 170a05, 170a07, and 170a09, are consecutively separated by gate pitches 170a11, 170a13, 170a15, and 170a17. As shown in FIG. 170A, the gate pitches 170a11, 170a13, 170a15, and 170a17 are measured perpendicular to the parallel direction of the conductive gate level structures 170a02, 170a04, 170a06, 170a08, 170a10, 170a12.


As shown in FIG. 170A, the first conductive gate level structure 170a02 forms a gate electrode of a transistor 170a33 and a gate electrode of a transistor 170a25. As shown in FIG. 170A, the second conductive gate level structure 170a04 forms a gate electrode of a transistor 170a29. As shown in FIG. 170A, the third conductive gate level structure 170a06 forms a gate electrode of a transistor 170a27 and a gate electrode of a transistor 170a19. As shown in FIG. 170A, the fourth conductive gate level structure 170a08 forms a gate electrode of a transistor 170a31. As shown in FIG. 170A, the fifth conductive gate level structure 170a10 forms a gate electrode of a transistor 170a21. As shown in FIG. 170A, the sixth conductive gate level structure 170a12 forms a gate electrode of a transistor 170a23.


As shown in FIG. 170A, a first electrical connection 170a60 (as denoted by the heavy solid line) extends from the transistor 170a27 to the transistor 170a19, through the third conductive gate level structure 170a06. As shown in FIG. 170A, a second electrical connection 170a61 (as denoted by the heavy solid line) extends from the transistor 170a29 to the transistor 170a21. As shown in FIG. 170A, a third electrical connection 170a63 (as denoted by the heavy dashed line) shows the common node electrical connection.



FIG. 170B shows an annotated version of FIG. 170. The features depicted in FIG. 170B are exactly the same as the features depicted in FIG. 170. As shown in FIG. 170B, the second electrical connection 170a61 extends through gate contact 170a39 and through gate contact 170a37. As shown in FIG. 170B, the gate contact 170a39 is located at a contact position 170a45. As shown in FIG. 170B, the gate contact 170a37 is located at a contact position 170a43. As shown in FIG. 170B, the third conductive gate level structure 170a06 is connected to gate contact 170a41, which is located at a contact position 170a47. As shown in FIG. 170B, each of the first conductive gate level structure 170a02, the third conductive gate level structure 170a06, and the fifth conductive gate level structure 170a10 has a respective end aligned to a common position 170a35 in the parallel direction. As shown in FIG. 170B, the sixth conductive gate level structure 170a12 forms the gate electrode of the transistor 170a23 with the Pdiff regions and includes a portion 170a12a that extends next to and spaced apart from an Ndiff region.



FIGS. 176-191 show a number of exemplary cross-coupled transistor layouts defined using no gate contacts to connect each pair of complementary transistors in the cross-coupled transistor layout. Again, it should be understood that two gate electrodes of each pair of cross-coupled transistors, when considered as a single node, are electrically connected through at least one gate contact to circuitry external to the cross-coupled transistor portion of the layout. Therefore, it should be understood that the absence of gate electrodes with regard to connecting each pair of complementary transistors in the cross-coupled transistor layout refers to an absence of gate electrodes defined within the cross-coupled transistor portion of the layout.


For example, FIG. 176 shows a cross-coupled transistor layout in which gate electrodes of transistors 15001p and 15003p are defined as a single, continuous linear conductive feature within the gate level. Therefore, a gate contact is not required to electrically connect the gate electrodes of transistors 15001p and 15003p. Also, gate electrodes of transistors 15005p and 15007p are defined as a single, continuous linear conductive feature within the gate level. Therefore, a gate contact is not required to electrically connect the gate electrodes of transistors 15005p and 15007p. The conductive path used to connect the diffusion regions of the cross-coupled transistors to the common output node in each of FIGS. 176-191 is identified by a heavy black dashed line drawn over the corresponding layout features. It should be appreciated that the cross-coupled transistor layout defined using no gate contact to connect each pair of complementary transistors can be implemented in as few as one gate electrode track. The cross-coupled transistor layout embodiments of FIGS. 176-191 can be characterized in that each pair of connected complementary transistors in the cross-coupled layout has its gate electrodes defined from a single, continuous linear conductive feature defined in the gate level.



FIG. 192 shows another exemplary cross-couple transistor layout in which the common diffusion node shared between the cross-coupled transistors 16601p, 16603p, 16605p, and 16607p has one or more transistors defined thereover. Specifically, FIG. 192 shows that transistors 16609Ap and 16609Bp are defined over the diffusion region 16613p between transistors 16605p and 16603p. Also, FIG. 192 shows that transistors 16611Ap and 16611Bp are defined over the diffusion region 16615p between transistors 16601p and 16607p. It should be understood that diffusion regions 16613p and 16615p define the common diffusion node to which each of the cross-coupled transistors 16601p, 16603p, 16605p, and 16607p is electrically interfaced. It should be appreciated that with this type of cross-coupled transistor layout, driver transistors, such as transistors 16609Ap, 16609Bp, 16611Ap, and 16611Bp, can be disposed over the common diffusion node of the cross-coupled transistors. Hence, the cross-coupled transistors can be considered as being placed “outside” of the driver transistors.


As illustrated in FIGS. 26-192, the cross-coupled transistor layout using a linear gate level can be defined in a number of different ways. A number of observations associated with the cross-coupled transistor layout defined using the linear gate level are as follows:

    • In one embodiment, an interconnect level parallel to the gate level is used to connect the two “outside” transistors, i.e., to connect the two outer gate contacts.
    • In one embodiment, the end gaps, i.e., line end spacings, between co-aligned gate electrode features in the area between the n and p diffusion regions can be substantially vertically aligned to enable line end cutting.
    • In one embodiment, the end gaps, i.e., line end spacings, between gate electrode features in the area between the n and p diffusion regions can be separated as much as possible to allow for separation of cut shapes, or to prevent alignment of gate electrode feature line ends.
    • In one embodiment, the interconnect levels can be configured so that contacts can be placed on a grid to enhance contact printing.
    • In one embodiment, the contacts can be placed so that a minimal number of first interconnect level (Metal-1 level) tracks are occupied by the cross-couple connection.
    • In one embodiment, the contacts can be placed to maximize the available diffusion area for device size, e.g., transistor width.
    • In one embodiment, the contacts can be shifted toward the edges of the interconnect level features to which they connect to allow for better alignment of gate electrode feature line ends.
    • In pertinent embodiments, it should be noted that the vertical connection between the outside transistors of the cross-coupled transistor layout can be shifted left or right depending on the specific layout requirements.
    • There is no distance requirement between the n and p diffusion regions. If there are more interconnect level tracks available between the n and p diffusion region, the available interconnect level tracks can be allocated as necessary/appropriate for the layout.
    • The four transistors of the cross-coupled transistor configuration, as defined in accordance with the linear gate level, can be separated from each other within the layout by arbitrary distances in various embodiments.
    • In one embodiment, the linear gate electrode features are placed according to a virtual grid or virtual grate. However, it should be understood that in other embodiments the linear gate electrode features, although oriented to have a common direction of extent, are placed without regard to a virtual grid or virtual grate.
    • Each linear gate electrode feature is allowed to have one or more contact head portion(s) along its line of extent, so long as the linear gate electrode feature does not connect directly within the gate level to another linear gate electrode feature having a different, yet parallel, line of extent.
    • Diffusion regions associated with the cross-coupled transistor configuration, as defined in accordance with the linear gate level, are not restricted in size or shape.
    • The four transistors of the cross-coupled transistor configuration, as defined in accordance with the linear gate level, may vary in size as required to satisfy electrical requirements.
    • Essentially any cross-coupled transistor configuration layout defined in accordance with a linear gate level can be represented in an alternate manner by horizontally and/or vertically reversing placement of the gate contacts that are used to connect one or both pairs of the four transistors of the cross-coupled transistor configuration.
    • Essentially any cross-coupled transistor configuration layout defined in accordance with a linear gate level can be represented in an alternate manner by maintaining gate contact placements and by modifying each routing path used to connect one or both pairs of the four transistors of the cross-coupled transistor configuration.
    • A cross-coupled transistor configuration layout defined in accordance with a linear gate level can be optimized for a fabrication process that utilizes a cut mask.
    • In various embodiments, connections between gates of cross-coupled transistors can be made in essentially any manner by utilizing any level within the chip, any number of levels in the chip, any number of contacts, and/or any number of vias.


It should be appreciated that in the embodiments of FIGS. 26-192, a number of features and connections are not shown in order to avoid unnecessarily obscuring the cross-couple transistors in the various layouts. For example, in the embodiments of FIGS. 26-60, connections to source and drains are not shown. Also, it should be understood that in the exemplary embodiments of FIGS. 26-192, some features and connections that are not directly associated with the four cross-coupled transistors are displayed for exemplary purposes and are not intended to represent any restriction on the correspondingly displayed cross-coupled transistor layout.


Based on the foregoing, a cross-coupled transistor layout using commonly oriented linear gate level features and transistors having physically separate gate electrodes can be defined according to either of the following embodiments, among others:

    • all four gate contacts used to connect each pair of complementary transistors in the cross-coupled transistor layout are placed between the diffusion regions associated with the cross-coupled transistor layout,
    • two gate contacts used to connect one pair of complementary transistors placed between the diffusion regions associated with the cross-coupled transistor layout, and two gate contacts used to connect another pair of complementary transistors placed outside the diffusion regions with one of these two gate contacts placed outside of each diffusion region,
    • all four gate contacts used to connect each pair of complementary transistors placed outside the diffusion regions associated with the cross-coupled transistor layout,
    • three gate contacts placed outside the diffusion regions associated with the cross-coupled transistor layout, and one gate contact placed between the diffusion regions associated with the cross-coupled transistor layout, and
    • three gate contacts placed between the diffusion regions associated with the cross-coupled transistor layout, and one gate contact placed outside one of the diffusion regions associated with the cross-coupled transistor layout.


It should be understood that the cross-coupled transistor layouts implemented within the restricted gate level layout architecture as disclosed herein can be stored in a tangible form, such as in a digital format on a computer readable medium. Also, the invention described herein can be embodied as computer readable code on a computer readable medium. The computer readable medium is any data storage device that can store data which can thereafter be read by a computer system. Examples of the computer readable medium include hard drives, network attached storage (NAS), read-only memory, random-access memory, CD-ROMs, CD-Rs, CD-RWs, magnetic tapes, and other optical and non-optical data storage devices. The computer readable medium can also be distributed over a network of coupled computer systems so that the computer readable code is stored and executed in a distributed fashion.


Any of the operations described herein that form part of the invention are useful machine operations. The invention also relates to a device or an apparatus for performing these operations. The apparatus may be specially constructed for the required purpose, such as a special purpose computer. When defined as a special purpose computer, the computer can also perform other processing, program execution or routines that are not part of the special purpose, while still being capable of operating for the special purpose. Alternatively, the operations may be processed by a general purpose computer selectively activated or configured by one or more computer programs stored in the computer memory, cache, or obtained over a network. When data is obtained over a network the data maybe processed by other computers on the network, e.g., a cloud of computing resources.


The embodiments of the present invention can also be defined as a machine that transforms data from one state to another state. The data may represent an article, that can be represented as an electronic signal and electronically manipulate data. The transformed data can, in some cases, be visually depicted on a display, representing the physical object that results from the transformation of data. The transformed data can be saved to storage generally, or in particular formats that enable the construction or depiction of a physical and tangible object. In some embodiments, the manipulation can be performed by a processor. In such an example, the processor thus transforms the data from one thing to another. Still further, the methods can be processed by one or more machines or processors that can be connected over a network. Each machine can transform data from one state or thing to another, and can also process data, save data to storage, transmit data over a network, display the result, or communicate the result to another machine.


While this invention has been described in terms of several embodiments, it will be appreciated that those skilled in the art upon reading the preceding specifications and studying the drawings will realize various alterations, additions, permutations and equivalents thereof. Therefore, it is intended that the present invention includes all such alterations, additions, permutations, and equivalents as fall within the true spirit and scope of the invention.

Claims
  • 1. A semiconductor chip, comprising: a region including at least nine linear-shaped conductive structures oriented to extend lengthwise in a first direction, each of the at least nine linear-shaped conductive structures having a corresponding lengthwise centerline oriented in the first direction, two of the at least nine linear-shaped conductive structures each forming at least one transistor gate electrode and positioned relative to each other such that their lengthwise centerlines are separated by a first pitch as measured in a second direction perpendicular to the first direction, each of the at least nine linear-shaped conductive structures positioned such that a distance as measured in the second direction between its lengthwise centerline and the lengthwise centerline of at least one other of the at least nine linear shaped conductive structures is substantially equal to the first pitch, a size of the region as measured in the second direction equal to at least nine times the first pitch, the first pitch being a distance measured in the second direction that is less than 193 nanometers, each of the at least nine linear-shaped conductive structures having a corresponding width as measured in the second direction that is less than 193 nanometers, each of the at least nine linear-shaped conductive structures having a corresponding substantially co-planar top surface,the region including a collection of transistors of a first transistor type and a collection of transistors of a second transistor type, the collection of transistors of the first transistor type separated from the collection of transistors of the second transistor type by an inner region that does not include a source or a drain of any transistor,the collection of transistors of the first transistor type including a first transistor of the first transistor type, a second transistor of the first transistor type, and a third transistor of the first transistor type,the collection of transistors of the second transistor type including a first transistor of the second transistor type, a second transistor of the second transistor type, and a third transistor of the second transistor type,the first, second, and third transistors of the first transistor type and the first, second, and third transistor of the second transistor type forming a portion of a digital logic circuit,the at least nine linear-shaped conductive structures including a first linear-shaped conductive structure that forms a gate electrode of the second transistor of the first transistor type, wherein any transistor having its gate electrode formed by the first linear-shaped conductive structure is of the first transistor type,the at least nine linear-shaped conductive structures including a second linear-shaped conductive structure that forms a gate electrode of the second transistor of the second transistor type, wherein any transistor having its gate electrode formed by the second linear-shaped conductive structure is of the second transistor type,the at least nine linear-shaped conductive structures including a third linear-shaped conductive structure that forms a gate electrode of the third transistor of the first transistor type, wherein any transistor having its gate electrode formed by the third linear-shaped conductive structure is of the first transistor type,the at least nine linear-shaped conductive structures including a fourth linear-shaped conductive structure that forms a gate electrode of the third transistor of the second transistor type, wherein any transistor having its gate electrode formed by the fourth linear-shaped conductive structure is of the second transistor type,the at least nine linear-shaped conductive structures including a fifth linear-shaped conductive structure that forms both a gate electrode of the first transistor of the first transistor type and a gate electrode of the first transistor of the second transistor type,the lengthwise centerline of the first linear-shaped conductive structure substantially aligned with the lengthwise centerline of the second linear-shaped conductive structure,the lengthwise centerline of the third linear-shaped conductive structure substantially aligned with the lengthwise centerline of the fourth linear-shaped conductive structure,the gate electrode of the second transistor of the first transistor type electrically connected to the gate electrode of the third transistor of the second transistor type,the gate electrode of the third transistor of the first transistor type electrically connected to the gate electrode of the second transistor of the second transistor type,the second transistor of the first transistor type having a first diffusion terminal electrically connected to a first diffusion terminal of the third transistor of the first transistor type, the first diffusion terminal of the second transistor of the first transistor type electrically connected to a common node, the first diffusion terminal of the third transistor of the first transistor type electrically connected to the common node,the second transistor of the second transistor type having a first diffusion terminal electrically connected to a first diffusion terminal of the third transistor of the second transistor type, the first diffusion terminal of the second transistor of the second transistor type electrically connected to the common node, the first diffusion terminal of the third transistor of the second transistor type electrically connected to the common node,the second transistor of the first transistor type having a second diffusion terminal electrically connected to a first diffusion terminal of the first transistor of the first transistor type,the second transistor of the second transistor type having a second diffusion terminal electrically connected to a first diffusion terminal of the first transistor of the second transistor type,the first linear-shaped conductive structure including an electrical connection area in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the first linear-shaped conductive structure being the only portion of the first linear-shaped conductive structure above a substrate of the semiconductor chip that is in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the first linear-shaped conductive structure located within the inner region,the second linear-shaped conductive structure including an electrical connection area in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the second linear-shaped conductive structure being the only portion of the second linear-shaped conductive structure above the substrate of the semiconductor chip that is in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the second linear-shaped conductive structure located within the inner region,the third linear-shaped conductive structure including an electrical connection area in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the third linear-shaped conductive structure being the only portion of the third linear-shaped conductive structure above the substrate of the semiconductor chip that is in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the third linear-shaped conductive structure located within the inner region,the fourth linear-shaped conductive structure including an electrical connection area in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the fourth linear-shaped conductive structure being the only portion of the fourth linear-shaped conductive structure above the substrate of the semiconductor chip that is in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the fourth linear-shaped conductive structure located within the inner region,the electrical connection area of the first linear-shaped conductive structure extending over a first distance as measured in the first direction, a midpoint of the first distance corresponding to a first direction midpoint of the electrical connection area of the first linear-shaped conductive structure, the electrical connection area of the first linear-shaped conductive structure having a second direction oriented centerline extending in the second direction through the first direction midpoint of the electrical connection area of the first linear-shaped conductive structure,the electrical connection area of the second linear-shaped conductive structure extending over a second distance as measured in the first direction, a midpoint of the second distance corresponding to a first direction midpoint of the electrical connection area of the second linear-shaped conductive structure, the electrical connection area of the second linear-shaped conductive structure having a second direction oriented centerline extending in the second direction through the first direction midpoint of the electrical connection area of the second linear-shaped conductive structure,the electrical connection area of the third linear-shaped conductive structure extending over a third distance as measured in the first direction, a midpoint of the third distance corresponding to a first direction midpoint of the electrical connection area of the third linear-shaped conductive structure, the electrical connection area of the third linear-shaped conductive structure having a second direction oriented centerline extending in the second direction through the first direction midpoint of the electrical connection area of the third linear-shaped conductive structure,the electrical connection area of the fourth linear-shaped conductive structure extending over a fourth distance as measured in the first direction, a midpoint of the fourth distance corresponding to a first direction midpoint of the electrical connection area of the fourth linear-shaped conductive structure, the electrical connection area of the fourth linear-shaped conductive structure having a second direction oriented centerline extending in the second direction through the first direction midpoint of the electrical connection area of the fourth linear-shaped conductive structure,the second direction oriented centerline of the electrical connection area of the first linear-shaped conductive structure not aligned with the second direction oriented centerline of the electrical connection area of the third linear-shaped conductive structure,the first linear-shaped conductive structure having an inner extension distance measured in the first direction from an inner end of the first linear-shaped conductive structure located within the inner region to a portion of the electrical connection area of the first linear-shaped conductive structure nearest to the inner end of the first linear-shaped conductive structure,the second linear-shaped conductive structure having an inner extension distance measured in the first direction from an inner end of the second linear-shaped conductive structure located within the inner region to a portion of the electrical connection area of the second linear-shaped conductive structure nearest to the inner end of the second linear-shaped conductive structure,the third linear-shaped conductive structure having an inner extension distance measured in the first direction from an inner end of the third linear-shaped conductive structure located within the inner region to a portion of the electrical connection area of the third linear-shaped conductive structure nearest to the inner end of the third linear-shaped conductive structure,the fourth linear-shaped conductive structure having an inner extension distance measured in the first direction from an inner end of the fourth linear-shaped conductive structure located within the inner region to a portion of the electrical connection area of the fourth linear-shaped conductive structure nearest to the inner end of the fourth linear-shaped conductive structure,at least two of the inner extension distances of the first, second, third, and fourth linear-shaped conductive structures being different.
  • 2. The semiconductor chip as recited in claim 1, wherein at least two of the first, second, third, and fourth linear-shaped conductive structures have different lengths as measured in the first direction.
  • 3. The semiconductor chip as recited in claim 2, wherein the first and third linear-shaped conductive structures are positioned such that the lengthwise oriented centerline of the first linear-shaped conductive structure is separated from the lengthwise oriented centerline of the third linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, wherein the second and fourth linear-shaped conductive structures are positioned such that the lengthwise oriented centerline of the second linear-shaped conductive structure is separated from the lengthwise oriented centerline of the fourth linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch,wherein the fifth linear-shaped conductive structure is positioned such that the lengthwise oriented centerline of the fifth linear-shaped conductive structure is separated from the lengthwise oriented centerline of the first linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, and such that the lengthwise oriented centerline of the fifth linear-shaped conductive structure is separated from the lengthwise oriented centerline of the second linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, andwherein the at least nine linear-shaped conductive structures include a sixth linear-shaped conductive structure positioned such that the lengthwise oriented centerline of the sixth linear-shaped conductive structure is separated from the lengthwise oriented centerline of the third linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, and such that the lengthwise oriented centerline of the sixth linear-shaped conductive structure is separated from the lengthwise oriented centerline of the fourth linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch.
  • 4. The semiconductor chip as recited in claim 3, wherein the at least nine linear-shaped conductive structures include a non-gate forming linear-shaped conductive structure that does not form a gate electrode of any transistor, the non-gate forming linear-shaped conductive structure positioned next to multiple neighboring linear-shaped conductive structures relative to the second direction, the multiple neighboring linear-shaped conductive structures collectively forming gate electrodes of four transistors including two transistors of the first transistor type and two transistors of the second transistor type, the multiple neighboring linear-shaped conductive structures being of the at least nine linear-shaped conductive structures,at least one of the multiple neighboring linear-shaped conductive structures being a multiple gate electrode forming linear-shaped conductive structure that forms both a gate electrode of one transistor of the first transistor type and a gate electrode of one transistor of the second transistor type,the non-gate forming linear-shaped conductive structure and each of the multiple neighboring linear-shaped conductive structures having a corresponding lengthwise centerline oriented in the first direction,the non-gate forming linear-shaped conductive structure having a total length as measured in the first direction at least equal to a total length of the multiple gate electrode forming linear-shaped conductive structure as measured in the first direction,the lengthwise centerline of the non-gate forming linear-shaped conductive structure separated from each lengthwise centerline of each of the multiple neighboring linear-shaped conductive structures by a distance as measured in the second direction substantially equal to the first pitch,the non-gate forming linear-shaped conductive structure defined to extend lengthwise from a first end to a second end,the first end of the non-gate forming linear-shaped conductive structure substantially aligned with an end of at least one of the multiple neighboring linear-shaped conductive structures that forms the gate electrode of either of the two transistors of the first transistor type,the second end of the non-gate forming linear-shaped conductive structure substantially aligned with an end of at least one of the multiple neighboring linear-shaped conductive structures that forms the gate electrode of either of the two transistors of the second transistor type.
  • 5. The semiconductor chip as recited in claim 4, further comprising: a first gate contact in contact with the electrical connection area of the first linear-shaped conductive structure, the first gate contact formed to extend in a vertical direction substantially perpendicular to the substrate from the electrical connection area of the first linear-shaped conductive structure through a dielectric material to contact some higher level interconnect conductive structure,a second gate contact in contact with the electrical connection area of the second linear-shaped conductive structure, the second gate contact formed to extend in the vertical direction from the electrical connection area of the second linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure,a third gate contact in contact with the electrical connection area of the third linear-shaped conductive structure, the third gate contact formed to extend in the vertical direction from the electrical connection area of the third linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure,a fourth gate contact in contact with the electrical connection area of the fourth linear-shaped conductive structure, the fourth gate contact formed to extend in the vertical direction from the electrical connection area of the fourth linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure.
  • 6. The semiconductor chip as recited in claim 5, further comprising: a first diffusion contact; anda second diffusion contact,the first diffusion terminal of the second transistor of the first transistor type physically connected to the first diffusion terminal of the third transistor of the first transistor type, the first diffusion contact defined to physically contact one or both of the first diffusion terminals of the second and third transistors of the first transistor type,the first diffusion terminal of the second transistor of the second transistor type physically connected to the first diffusion terminal of the third transistor of the second transistor type, the second diffusion contact defined to physically contact one or both of the first diffusion terminals of the second and third transistors of the second transistor type,the common node including a common node electrical connection including the first and second diffusion contacts and at least one corresponding higher level interconnect conductive structure,the sixth linear-shaped conductive structure forming both a gate electrode of a fourth transistor of the first transistor type and a gate electrode of a fourth transistor of the second transistor type,the third transistor of the first transistor type having a second diffusion terminal electrically and physically connected to a first diffusion terminal of the fourth transistor of the first transistor type,the third transistor of the second transistor type having a second diffusion terminal electrically and physically connected to a first diffusion terminal of the fourth transistor of the second transistor type.
  • 7. The semiconductor chip as recited in claim 6, wherein the gate electrode of the second transistor of the first transistor type is electrically connected to the gate electrode of the third transistor of the second transistor type through a first gate electrode electrical connection, wherein the gate electrode of the third transistor of the first transistor type is electrically connected to the gate electrode of the second transistor of the second transistor type through a second gate electrode electrical connection,wherein at least one of the first gate electrode electrical connection, the second gate electrode electrical connection, and the common node electrical connection includes one or more linear-shaped higher level interconnect conductive structures and does not include any non-linear-shaped higher level interconnect conductive structure.
  • 8. The semiconductor chip as recited in claim 4, wherein the inner end of the first linear-shaped conductive structure is substantially aligned with the inner end of the third linear-shaped conductive structure relative to the first direction, and wherein the inner end of the second linear-shaped conductive structure is substantially aligned with the inner end of the fourth linear-shaped conductive structure relative to the first direction.
  • 9. The semiconductor chip as recited in claim 8, further comprising: a first gate contact in contact with the electrical connection area of the first linear-shaped conductive structure, the first gate contact formed to extend in a vertical direction substantially perpendicular to the substrate from the electrical connection area of the first linear-shaped conductive structure through a dielectric material to contact some higher level interconnect conductive structure,a second gate contact in contact with the electrical connection area of the second linear-shaped conductive structure, the second gate contact formed to extend in the vertical direction from the electrical connection area of the second linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure,a third gate contact in contact with the electrical connection area of the third linear-shaped conductive structure, the third gate contact formed to extend in the vertical direction from the electrical connection area of the third linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure,a fourth gate contact in contact with the electrical connection area of the fourth linear-shaped conductive structure, the fourth gate contact formed to extend in the vertical direction from the electrical connection area of the fourth linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure.
  • 10. The semiconductor chip as recited in claim 1, further comprising: an interconnect level formed within the region including linear-shaped interconnect conductive structures oriented to extend lengthwise in a same direction, a vertical location of lower surfaces of the linear-shaped interconnect conductive structures relative to the substrate of the semiconductor chip being farther away from the substrate of the semiconductor chip than a vertical location of upper surfaces of the at least nine linear-shaped conductive structures relative to the substrate of the semiconductor chip,the common node including a common node electrical connection between the first diffusion terminals of the second and third transistors of the first transistor type and the first diffusion terminals of the second and third transistors of the second transistor type,the gate electrode of the second transistor of the first transistor type electrically connected to the gate electrode of the third transistor of the second transistor type through a first gate electrode electrical connection,the gate electrode of the third transistor of the first transistor type electrically connected to the gate electrode of the second transistor of the second transistor type through a second gate electrode electrical connection,at least one of the linear-shaped interconnect conductive structures in the interconnect level within the region forming part of at least one of the common node electrical connection, the first gate electrode electrical connection, and the second gate electrode electrical connection.
  • 11. The semiconductor chip as recited in claim 10, wherein the linear-shaped interconnect conductive structures in the interconnect level within the region are oriented to extend lengthwise in the first direction, some of the linear-shaped interconnect conductive structures in the interconnect level within the region positioned such that lengthwise oriented centerlines of some adjacently positioned ones of the linear-shaped interconnect conductive structures in the interconnect level within the region are separated from each other by a second pitch as measured in the second direction,the second pitch being equal to the first pitch multiplied by a non-zero ratio of integers.
  • 12. The semiconductor chip as recited in claim 11, wherein all interconnect conductive structures in the interconnect level within the region are linear-shaped.
  • 13. The semiconductor chip as recited in claim 10, wherein the linear-shaped interconnect conductive structures in the interconnect level within the region are oriented to extend lengthwise in the first direction, each of the linear-shaped interconnect conductive structures in the interconnect level within the region positioned to have its lengthwise oriented centerline substantially centered in the second direction between lengthwise oriented centerlines of at least two adjacently positioned ones of the at least nine linear-shaped conductive structures.
  • 14. The semiconductor chip as recited in claim 12, wherein all interconnect conductive structures in the interconnect level within the region are linear-shaped.
  • 15. The semiconductor chip as recited in claim 1, wherein the first and third linear-shaped conductive structures are positioned such that the lengthwise oriented centerline of the first linear-shaped conductive structure is separated from the lengthwise oriented centerline of the third linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, wherein the second and fourth linear-shaped conductive structures are positioned such that the lengthwise oriented centerline of the second linear-shaped conductive structure is separated from the lengthwise oriented centerline of the fourth linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, andwherein the fifth linear-shaped conductive structure is positioned such that the lengthwise oriented centerline of the fifth linear-shaped conductive structure is separated from the lengthwise oriented centerline of the first linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, and such that the lengthwise oriented centerline of the fifth linear-shaped conductive structure is separated from the lengthwise oriented centerline of the second linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, andwherein the at least nine linear-shaped conductive structures include a sixth linear-shaped conductive structure positioned such that the lengthwise oriented centerline of the sixth linear-shaped conductive structure is separated from the lengthwise oriented centerline of the third linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, and such that the lengthwise oriented centerline of the sixth linear-shaped conductive structure is separated from the lengthwise oriented centerline of the fourth linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch.
  • 16. The semiconductor chip as recited in claim 15, wherein the at least nine linear-shaped conductive structures include a non-gate forming linear-shaped conductive structure that does not form a gate electrode of any transistor, the non-gate forming linear-shaped conductive structure positioned next to multiple neighboring linear-shaped conductive structures relative to the second direction, the multiple neighboring linear-shaped conductive structures collectively forming gate electrodes of four transistors including two transistors of the first transistor type and two transistors of the second transistor type, the multiple neighboring linear-shaped conductive structures being of the at least nine linear-shaped conductive structures,at least one of the multiple neighboring linear-shaped conductive structures being a multiple gate electrode forming linear-shaped conductive structure that forms both a gate electrode of one transistor of the first transistor type and a gate electrode of one transistor of the second transistor type,the non-gate forming linear-shaped conductive structure and each of the multiple neighboring linear-shaped conductive structures having a corresponding lengthwise centerline oriented in the first direction,the non-gate forming linear-shaped conductive structure having a total length as measured in the first direction at least equal to a total length of the multiple gate electrode forming linear-shaped conductive structure as measured in the first direction,the lengthwise centerline of the non-gate forming linear-shaped conductive structure separated from each lengthwise centerline of each of the multiple neighboring linear-shaped conductive structures by a distance as measured in the second direction substantially equal to the first pitch,the non-gate forming linear-shaped conductive structure defined to extend lengthwise from a first end to a second end,the first end of the non-gate forming linear-shaped conductive structure substantially aligned with an end of at least one of the multiple neighboring linear-shaped conductive structures that forms the gate electrode of either of the two transistors of the first transistor type,the second end of the non-gate forming linear-shaped conductive structure substantially aligned with an end of at least one of the multiple neighboring linear-shaped conductive structures that forms the gate electrode of either of the two transistors of the second transistor type.
  • 17. The semiconductor chip as recited in claim 16, wherein the collection of transistors of the first transistor type and the collection of transistors of the second transistor type are included within a single integrated circuit layout cell.
  • 18. The semiconductor chip as recited in claim 17, further comprising: an interconnect level formed within the region including at least one interconnect conductive structure, a vertical location of a lower surface of the at least one interconnect conductive structure relative to the substrate of the semiconductor chip being farther away from the substrate of the semiconductor chip than a vertical location of upper surfaces of the at least nine linear-shaped conductive structures relative to the substrate of the semiconductor chip; anda conductive contact structure extending from the at least one interconnect conductive structure in the interconnect level within the region through a dielectric material present between the interconnect level and the upper surfaces of the at least nine linear-shaped conductive structures, the conductive contact structure having a vertical size as measured in a vertical direction relative to the substrate of the semiconductor chip that is at least as large as a vertical distance between the lower surface of the at least one interconnect conductive structure and the upper surfaces of the at least nine linear-shaped conductive structures as measured in the vertical direction relative to the substrate of the semiconductor chip,the common node including a common node electrical connection between the first diffusion terminals of the second and third transistors of the first transistor type and the first diffusion terminals of the second and third transistors of the second transistor type,the gate electrode of the second transistor of the first transistor type electrically connected to the gate electrode of the third transistor of the second transistor type through a first gate electrode electrical connection,the gate electrode of the third transistor of the first transistor type electrically connected to the gate electrode of the second transistor of the second transistor type through a second gate electrode electrical connection,at least one of the common node electrical connection, the first gate electrode electrical connection, and the second gate electrode electrical connection including the at least one interconnect conductive structure in the interconnect level within the region and the conductive contact structure.
  • 19. The semiconductor chip as recited in claim 18, further comprising: a first gate contact in contact with the electrical connection area of the first linear-shaped conductive structure, the first gate contact formed to extend in a vertical direction substantially perpendicular to the substrate from the electrical connection area of the first linear-shaped conductive structure through a dielectric material to contact some higher level interconnect conductive structure,a second gate contact in contact with the electrical connection area of the second linear-shaped conductive structure, the second gate contact formed to extend in the vertical direction from the electrical connection area of the second linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure,a third gate contact in contact with the electrical connection area of the third linear-shaped conductive structure, the third gate contact formed to extend in the vertical direction from the electrical connection area of the third linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure,a fourth gate contact in contact with the electrical connection area of the fourth linear-shaped conductive structure, the fourth gate contact formed to extend in the vertical direction from the electrical connection area of the fourth linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure.
  • 20. The semiconductor chip as recited in claim 19, wherein the inner end of the first linear-shaped conductive structure is substantially aligned with the inner end of the third linear-shaped conductive structure relative to the first direction, and wherein the inner end of the second linear-shaped conductive structure is substantially aligned with the inner end of the fourth linear-shaped conductive structure relative to the first direction.
  • 21. The semiconductor chip as recited in claim 17, further comprising: an interconnect level formed within the region including linear-shaped interconnect conductive structures oriented to extend lengthwise in a same direction, a vertical location of lower surfaces of the linear-shaped interconnect conductive structures relative to the substrate of the semiconductor chip being farther away from the substrate of the semiconductor chip than a vertical location of upper surfaces of the at least nine linear-shaped conductive structures relative to the substrate of the semiconductor chip,the common node including a common node electrical connection between the first diffusion terminals of the second and third transistors of the first transistor type and the first diffusion terminals of the second and third transistors of the second transistor type,the gate electrode of the second transistor of the first transistor type electrically connected to the gate electrode of the third transistor of the second transistor type through a first gate electrode electrical connection,the gate electrode of the third transistor of the first transistor type electrically connected to the gate electrode of the second transistor of the second transistor type through a second gate electrode electrical connection,at least one of the linear-shaped interconnect conductive structures in the interconnect level within the region forming part of at least one of the common node electrical connection, the first gate electrode electrical connection, and the second gate electrode electrical connection.
  • 22. The semiconductor chip as recited in claim 21, wherein the linear-shaped interconnect conductive structures in the interconnect level within the region are oriented to extend lengthwise in the first direction, some of the linear-shaped interconnect conductive structures in the interconnect level within the region positioned such that lengthwise oriented centerlines of some adjacently positioned ones of the linear-shaped interconnect conductive structures in the interconnect level within the region are separated from each other by a second pitch as measured in the second direction,the second pitch being equal to the first pitch multiplied by a non-zero ratio of integers.
  • 23. The semiconductor chip as recited in claim 22, wherein all interconnect conductive structures in the interconnect level within the region are linear-shaped.
  • 24. The semiconductor chip as recited in claim 1, further comprising: a first gate contact in contact with the electrical connection area of the first linear-shaped conductive structure, the first gate contact formed to extend in a vertical direction substantially perpendicular to the substrate from the electrical connection area of the first linear-shaped conductive structure through a dielectric material to contact some higher level interconnect conductive structure,a second gate contact in contact with the electrical connection area of the second linear-shaped conductive structure, the second gate contact formed to extend in the vertical direction from the electrical connection area of the second linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure,a third gate contact in contact with the electrical connection area of the third linear-shaped conductive structure, the third gate contact formed to extend in the vertical direction from the electrical connection area of the third linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure,a fourth gate contact in contact with the electrical connection area of the fourth linear-shaped conductive structure, the fourth gate contact formed to extend in the vertical direction from the electrical connection area of the fourth linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure.
  • 25. The semiconductor chip as recited in claim 24, wherein the first and third linear-shaped conductive structures are positioned such that the lengthwise oriented centerline of the first linear-shaped conductive structure is separated from the lengthwise oriented centerline of the third linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, wherein the second and fourth linear-shaped conductive structures are positioned such that the lengthwise oriented centerline of the first linear-shaped conductive structure is separated from the lengthwise oriented centerline of the fourth linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, andwherein the fifth linear-shaped conductive structure is positioned such that the lengthwise oriented centerline of the fifth linear-shaped conductive structure is separated from the lengthwise oriented centerline of the first linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, and such that the lengthwise oriented centerline of the fifth linear-shaped conductive structure is separated from the lengthwise oriented centerline of the second linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, andwherein the at least nine linear-shaped conductive structures include a sixth linear-shaped conductive structure positioned such that the lengthwise oriented centerline of the sixth linear-shaped conductive structure is separated from the lengthwise oriented centerline of the third linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch, and such that the lengthwise oriented centerline of the sixth linear-shaped conductive structure is separated from the lengthwise oriented centerline of the fourth linear-shaped conductive structure by a distance as measured in the second direction substantially equal to the first pitch.
  • 26. The semiconductor chip as recited in claim 25, wherein the at least nine linear-shaped conductive structures include a non-gate forming linear-shaped conductive structure that does not form a gate electrode of any transistor, the non-gate forming linear-shaped conductive structure positioned next to multiple neighboring linear-shaped conductive structures relative to the second direction, the multiple neighboring linear-shaped conductive structures collectively forming gate electrodes of four transistors including two transistors of the first transistor type and two transistors of the second transistor type, the multiple neighboring linear-shaped conductive structures being of the at least nine linear-shaped conductive structures,at least one of the multiple neighboring linear-shaped conductive structures being a multiple gate electrode forming linear-shaped conductive structure that forms both a gate electrode of one transistor of the first transistor type and a gate electrode of one transistor of the second transistor type,the non-gate forming linear-shaped conductive structure and each of the multiple neighboring linear-shaped conductive structures having a corresponding lengthwise centerline oriented in the first direction,the non-gate forming linear-shaped conductive structure having a total length as measured in the first direction at least equal to a total length of the multiple gate electrode forming linear-shaped conductive structure as measured in the first direction,the lengthwise centerline of the non-gate forming linear-shaped conductive structure separated from each lengthwise centerline of each of the multiple neighboring linear-shaped conductive structures by a distance as measured in the second direction substantially equal to the first pitch,the non-gate forming linear-shaped conductive structure defined to extend lengthwise from a first end to a second end,the first end of the non-gate forming linear-shaped conductive structure substantially aligned with an end of at least one of the multiple neighboring linear-shaped conductive structures that forms the gate electrode of either of the two transistors of the first transistor type,the second end of the non-gate forming linear-shaped conductive structure substantially aligned with an end of at least one of the multiple neighboring linear-shaped conductive structures that forms the gate electrode of either of the two transistors of the second transistor type.
  • 27. The semiconductor chip as recited in claim 26, wherein the inner end of the first linear-shaped conductive structure is substantially aligned with the inner end of the third linear-shaped conductive structure relative to the first direction, and wherein the inner end of the second linear-shaped conductive structure is substantially aligned with the inner end of the fourth linear-shaped conductive structure relative to the first direction,the sixth linear-shaped conductive structure forming both a gate electrode of a fourth transistor of the first transistor type and a gate electrode of a fourth transistor of the second transistor type,the third transistor of the first transistor type having a second diffusion terminal electrically and physically connected to a first diffusion terminal of the fourth transistor of the first transistor type,the third transistor of the second transistor type having a second diffusion terminal electrically and physically connected to a first diffusion terminal of the fourth transistor of the second transistor type,the collection of transistors of the first transistor type including the fourth transistor of the first transistor type,the collection of transistors of the second transistor type including the fourth transistor of the second transistor type,the collection of transistors of the first transistor type and the collection of transistors of the second transistor type included within a single integrated circuit layout cell.
  • 28. The semiconductor chip as recited in claim 27, further comprising: a local interconnect conductive structure defined to physically connect with each of two of the at least nine linear-shaped conductive structures.
  • 29. A method for creating a layout of an integrated circuit for a semiconductor chip, comprising: operating a computer to define a layout of a region of the semiconductor chip including layout features for at least nine linear-shaped conductive structures oriented to extend lengthwise in a first direction, each of the at least nine linear-shaped conductive structures having a corresponding lengthwise centerline oriented in the first direction, two of the at least nine linear-shaped conductive structures each forming at least one transistor gate electrode and positioned relative to each other such that their lengthwise centerlines are separated by a first pitch as measured in a second direction perpendicular to the first direction, each of the at least nine linear-shaped conductive structures positioned such that a distance as measured in the second direction between its lengthwise centerline and the lengthwise centerline of at least one other of the at least nine linear shaped conductive structures is substantially equal to the first pitch, a size of the region as measured in the second direction equal to at least nine times the first pitch, the first pitch being a distance measured in the second direction that is less than 193 nanometers, each of the at least nine linear-shaped conductive structures having a corresponding width as measured in the second direction that is less than 193 nanometers, each of the at least nine linear-shaped conductive structures having a corresponding substantially co-planar top surface,the layout of the region including a collection of transistors of a first transistor type and a collection of transistors of a second transistor type, the collection of transistors of the first transistor type separated from the collection of transistors of the second transistor type by an inner region that does not include a source or a drain of any transistor,the collection of transistors of the first transistor type including a first transistor of the first transistor type, a second transistor of the first transistor type, and a third transistor of the first transistor type,the collection of transistors of the second transistor type including a first transistor of the second transistor type, a second transistor of the second transistor type, and a third transistor of the second transistor type,the first, second, and third transistors of the first transistor type and the first, second, and third transistor of the second transistor type forming a portion of a digital logic circuit,the layout features for the at least nine linear-shaped conductive structures including a layout feature of a first linear-shaped conductive structure that forms a gate electrode of the second transistor of the first transistor type, wherein any transistor having its gate electrode formed by the first linear-shaped conductive structure is of the first transistor type,the layout features for the at least nine linear-shaped conductive structures including a layout feature of a second linear-shaped conductive structure that forms a gate electrode of the second transistor of the second transistor type, wherein any transistor having its gate electrode formed by the second linear-shaped conductive structure is of the second transistor type,the layout features for the at least nine linear-shaped conductive structures including a layout feature of a third linear-shaped conductive structure that forms a gate electrode of the third transistor of the first transistor type, wherein any transistor having its gate electrode formed by the third linear-shaped conductive structure is of the first transistor type,the layout features for the at least nine linear-shaped conductive structures including a layout feature of a fourth linear-shaped conductive structure that forms a gate electrode of the third transistor of the second transistor type, wherein any transistor having its gate electrode formed by the fourth linear-shaped conductive structure is of the second transistor type,the layout features for the at least nine linear-shaped conductive structures including a layout feature of a fifth linear-shaped conductive structure that forms both a gate electrode of the first transistor of the first transistor type and a gate electrode of the first transistor of the second transistor type,the lengthwise centerline of the layout feature of the first linear-shaped conductive structure substantially aligned with the lengthwise centerline of the layout feature of the second linear-shaped conductive structure,the lengthwise centerline of the layout feature of the third linear-shaped conductive structure substantially aligned with the lengthwise centerline of the layout feature of the fourth linear-shaped conductive structure,the gate electrode of the second transistor of the first transistor type electrically connected to the gate electrode of the third transistor of the second transistor type in the digital logic circuit,the gate electrode of the third transistor of the first transistor type electrically connected to the gate electrode of the second transistor of the second transistor type in the digital logic circuit,the second transistor of the first transistor type having a first diffusion terminal electrically connected to a first diffusion terminal of the third transistor of the first transistor type in the digital logic circuit, the first diffusion terminal of the second transistor of the first transistor type electrically connected to a common node in the digital logic circuit, the first diffusion terminal of the third transistor of the first transistor type electrically connected to the common node in the digital logic circuit,the second transistor of the second transistor type having a first diffusion terminal electrically connected to a first diffusion terminal of the third transistor of the second transistor type in the digital logic circuit, the first diffusion terminal of the second transistor of the second transistor type electrically connected to the common node in the digital logic circuit, the first diffusion terminal of the third transistor of the second transistor type electrically connected to the common node in the digital logic circuit,the second transistor of the first transistor type having a second diffusion terminal electrically connected to a first diffusion terminal of the first transistor of the first transistor type in the digital logic circuit,the second transistor of the second transistor type having a second diffusion terminal electrically connected to a first diffusion terminal of the first transistor of the second transistor type in the digital logic circuit,the layout feature of the first linear-shaped conductive structure including an electrical connection area for physical connection to another conductive structure of the digital logic circuit, the electrical connection area of the first linear-shaped conductive structure being the only portion of the first linear-shaped conductive structure above a substrate of the semiconductor chip that is in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the first linear-shaped conductive structure located within the inner region,the layout feature of the second linear-shaped conductive structure including an electrical connection area for physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the second linear-shaped conductive structure being the only portion of the second linear-shaped conductive structure above the substrate of the semiconductor chip that is in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the second linear-shaped conductive structure located within the inner region,the layout feature of the third linear-shaped conductive structure including an electrical connection area for physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the third linear-shaped conductive structure being the only portion of the third linear-shaped conductive structure above the substrate of the semiconductor chip that is in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the third linear-shaped conductive structure located within the inner region,the layout feature of the fourth linear-shaped conductive structure including an electrical connection area for physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the fourth linear-shaped conductive structure being the only portion of the fourth linear-shaped conductive structure above the substrate of the semiconductor chip that is in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the fourth linear-shaped conductive structure located within the inner region,the electrical connection area of the first linear-shaped conductive structure extending over a first distance as measured in the first direction, a midpoint of the first distance corresponding to a first direction midpoint of the electrical connection area of the first linear-shaped conductive structure, the electrical connection area of the first linear-shaped conductive structure having a second direction oriented centerline extending in the second direction through the first direction midpoint of the electrical connection area of the first linear-shaped conductive structure,the electrical connection area of the second linear-shaped conductive structure extending over a second distance as measured in the first direction, a midpoint of the second distance corresponding to a first direction midpoint of the electrical connection area of the second linear-shaped conductive structure, the electrical connection area of the second linear-shaped conductive structure having a second direction oriented centerline extending in the second direction through the first direction midpoint of the electrical connection area of the second linear-shaped conductive structure,the electrical connection area of the third linear-shaped conductive structure extending over a third distance as measured in the first direction, a midpoint of the third distance corresponding to a first direction midpoint of the electrical connection area of the third linear-shaped conductive structure, the electrical connection area of the third linear-shaped conductive structure having a second direction oriented centerline extending in the second direction through the first direction midpoint of the electrical connection area of the third linear-shaped conductive structure,the electrical connection area of the fourth linear-shaped conductive structure extending over a fourth distance as measured in the first direction, a midpoint of the fourth distance corresponding to a first direction midpoint of the electrical connection area of the fourth linear-shaped conductive structure, the electrical connection area of the fourth linear-shaped conductive structure having a second direction oriented centerline extending in the second direction through the first direction midpoint of the electrical connection area of the fourth linear-shaped conductive structure,the second direction oriented centerline of the electrical connection area of the first linear-shaped conductive structure not aligned with the second direction oriented centerline of the electrical connection area of the third linear-shaped conductive structure,the layout feature of the first linear-shaped conductive structure having an inner extension distance measured in the first direction from an inner end of the layout feature of the first linear-shaped conductive structure located within the inner region to a portion of the electrical connection area of the first linear-shaped conductive structure nearest to the inner end of the layout feature of the first linear-shaped conductive structure,the layout feature of the second linear-shaped conductive structure having an inner extension distance measured in the first direction from an inner end of the layout feature of the second linear-shaped conductive structure located within the inner region to a portion of the electrical connection area of the second linear-shaped conductive structure nearest to the inner end of the layout feature of the second linear-shaped conductive structure,the layout feature of the third linear-shaped conductive structure having an inner extension distance measured in the first direction from an inner end of the layout feature of the third linear-shaped conductive structure located within the inner region to a portion of the electrical connection area of the third linear-shaped conductive structure nearest to the inner end of the layout feature of the third linear-shaped conductive structure,the layout feature of the fourth linear-shaped conductive structure having an inner extension distance measured in the first direction from an inner end of the layout feature of the fourth linear-shaped conductive structure located within the inner region to a portion of the electrical connection area of the fourth linear-shaped conductive structure nearest to the inner end of the layout feature of the fourth linear-shaped conductive structure,at least two of the inner extension distances of the layout features of the first, second, third, and fourth linear-shaped conductive structures being different,the layout of the region of the semiconductor chip including a first gate contact layout feature defined to form a first gate contact in contact with the electrical connection area of the first linear-shaped conductive structure, such that the first gate contact is formed to extend in a vertical direction substantially perpendicular to the substrate from the electrical connection area of the first linear-shaped conductive structure through a dielectric material to contact some higher level interconnect conductive structure,the layout of the region of the semiconductor chip including a second gate contact layout feature defined to form a second gate contact in contact with the electrical connection area of the second linear-shaped conductive structure, such that the second gate contact is formed to extend in the vertical direction from the electrical connection area of the second linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure,the layout of the region of the semiconductor chip including a third gate contact layout feature defined to form a third gate contact in contact with the electrical connection area of the third linear-shaped conductive structure, such that the third gate contact is formed to extend in the vertical direction from the electrical connection area of the third linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure,the layout of the region of the semiconductor chip including a fourth gate contact layout feature defined to form a fourth gate contact in contact with the electrical connection area of the fourth linear-shaped conductive structure, such that the fourth gate contact is formed to extend in the vertical direction from the electrical connection area of the fourth linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure.
  • 30. A data storage device having program instructions stored thereon for generating a layout of an integrated circuit for a semiconductor chip, comprising: program instructions for defining a layout of a region of the semiconductor chip including layout features for at least nine linear-shaped conductive structures oriented to extend lengthwise in a first direction, each of the at least nine linear-shaped conductive structures having a corresponding lengthwise centerline oriented in the first direction, two of the at least nine linear-shaped conductive structures each forming at least one transistor gate electrode and positioned relative to each other such that their lengthwise centerlines are separated by a first pitch as measured in a second direction perpendicular to the first direction, each of the at least nine linear-shaped conductive structures positioned such that a distance as measured in the second direction between its lengthwise centerline and the lengthwise centerline of at least one other of the at least nine linear shaped conductive structures is substantially equal to the first pitch, a size of the region as measured in the second direction equal to at least nine times the first pitch, the first pitch being a distance measured in the second direction that is less than 193 nanometers, each of the at least nine linear-shaped conductive structures having a corresponding width as measured in the second direction that is less than 193 nanometers, each of the at least nine linear-shaped conductive structures having a corresponding substantially co-planar top surface,the layout of the region including a collection of transistors of a first transistor type and a collection of transistors of a second transistor type, the collection of transistors of the first transistor type separated from the collection of transistors of the second transistor type by an inner region that does not include a source or a drain of any transistor,the collection of transistors of the first transistor type including a first transistor of the first transistor type, a second transistor of the first transistor type, and a third transistor of the first transistor type,the collection of transistors of the second transistor type including a first transistor of the second transistor type, a second transistor of the second transistor type, and a third transistor of the second transistor type,the first, second, and third transistors of the first transistor type and the first, second, and third transistor of the second transistor type forming a portion of a digital logic circuit,the layout features for the at least nine linear-shaped conductive structures including a layout feature of a first linear-shaped conductive structure that forms a gate electrode of the second transistor of the first transistor type, wherein any transistor having its gate electrode formed by the first linear-shaped conductive structure is of the first transistor type,the layout features for the at least nine linear-shaped conductive structures including a layout feature of a second linear-shaped conductive structure that forms a gate electrode of the second transistor of the second transistor type, wherein any transistor having its gate electrode formed by the second linear-shaped conductive structure is of the second transistor type,the layout features for the at least nine linear-shaped conductive structures including a layout feature of a third linear-shaped conductive structure that forms a gate electrode of the third transistor of the first transistor type, wherein any transistor having its gate electrode formed by the third linear-shaped conductive structure is of the first transistor type,the layout features for the at least nine linear-shaped conductive structures including a layout feature of a fourth linear-shaped conductive structure that forms a gate electrode of the third transistor of the second transistor type, wherein any transistor having its gate electrode formed by the fourth linear-shaped conductive structure is of the second transistor type,the layout features for the at least nine linear-shaped conductive structures including a layout feature of a fifth linear-shaped conductive structure that forms both a gate electrode of the first transistor of the first transistor type and a gate electrode of the first transistor of the second transistor type,the lengthwise centerline of the layout feature of the first linear-shaped conductive structure substantially aligned with the lengthwise centerline of the layout feature of the second linear-shaped conductive structure,the lengthwise centerline of the layout feature of the third linear-shaped conductive structure substantially aligned with the lengthwise centerline of the layout feature of the fourth linear-shaped conductive structure,the gate electrode of the second transistor of the first transistor type electrically connected to the gate electrode of the third transistor of the second transistor type in the digital logic circuit,the gate electrode of the third transistor of the first transistor type electrically connected to the gate electrode of the second transistor of the second transistor type in the digital logic circuit,the second transistor of the first transistor type having a first diffusion terminal electrically connected to a first diffusion terminal of the third transistor of the first transistor type in the digital logic circuit, the first diffusion terminal of the second transistor of the first transistor type electrically connected to a common node in the digital logic circuit, the first diffusion terminal of the third transistor of the first transistor type electrically connected to the common node in the digital logic circuit,the second transistor of the second transistor type having a first diffusion terminal electrically connected to a first diffusion terminal of the third transistor of the second transistor type in the digital logic circuit, the first diffusion terminal of the second transistor of the second transistor type electrically connected to the common node in the digital logic circuit, the first diffusion terminal of the third transistor of the second transistor type electrically connected to the common node in the digital logic circuit,the second transistor of the first transistor type having a second diffusion terminal electrically connected to a first diffusion terminal of the first transistor of the first transistor type in the digital logic circuit,the second transistor of the second transistor type having a second diffusion terminal electrically connected to a first diffusion terminal of the first transistor of the second transistor type in the digital logic circuit,the layout feature of the first linear-shaped conductive structure including an electrical connection area for physical connection to another conductive structure of the digital logic circuit, the electrical connection area of the first linear-shaped conductive structure being the only portion of the first linear-shaped conductive structure above a substrate of the semiconductor chip that is in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the first linear-shaped conductive structure located within the inner region,the layout feature of the second linear-shaped conductive structure including an electrical connection area for physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the second linear-shaped conductive structure being the only portion of the second linear-shaped conductive structure above the substrate of the semiconductor chip that is in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the second linear-shaped conductive structure located within the inner region,the layout feature of the third linear-shaped conductive structure including an electrical connection area for physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the third linear-shaped conductive structure being the only portion of the third linear-shaped conductive structure above the substrate of the semiconductor chip that is in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the third linear-shaped conductive structure located within the inner region,the layout feature of the fourth linear-shaped conductive structure including an electrical connection area for physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the fourth linear-shaped conductive structure being the only portion of the fourth linear-shaped conductive structure above the substrate of the semiconductor chip that is in physical connection with another conductive structure of the digital logic circuit, the electrical connection area of the fourth linear-shaped conductive structure located within the inner region,the electrical connection area of the first linear-shaped conductive structure extending over a first distance as measured in the first direction, a midpoint of the first distance corresponding to a first direction midpoint of the electrical connection area of the first linear-shaped conductive structure, the electrical connection area of the first linear-shaped conductive structure having a second direction oriented centerline extending in the second direction through the first direction midpoint of the electrical connection area of the first linear-shaped conductive structure,the electrical connection area of the second linear-shaped conductive structure extending over a second distance as measured in the first direction, a midpoint of the second distance corresponding to a first direction midpoint of the electrical connection area of the second linear-shaped conductive structure, the electrical connection area of the second linear-shaped conductive structure having a second direction oriented centerline extending in the second direction through the first direction midpoint of the electrical connection area of the second linear-shaped conductive structure,the electrical connection area of the third linear-shaped conductive structure extending over a third distance as measured in the first direction, a midpoint of the third distance corresponding to a first direction midpoint of the electrical connection area of the third linear-shaped conductive structure, the electrical connection area of the third linear-shaped conductive structure having a second direction oriented centerline extending in the second direction through the first direction midpoint of the electrical connection area of the third linear-shaped conductive structure,the electrical connection area of the fourth linear-shaped conductive structure extending over a fourth distance as measured in the first direction, a midpoint of the fourth distance corresponding to a first direction midpoint of the electrical connection area of the fourth linear-shaped conductive structure, the electrical connection area of the fourth linear-shaped conductive structure having a second direction oriented centerline extending in the second direction through the first direction midpoint of the electrical connection area of the fourth linear-shaped conductive structure,the second direction oriented centerline of the electrical connection area of the first linear-shaped conductive structure not aligned with the second direction oriented centerline of the electrical connection area of the third linear-shaped conductive structure,the layout feature of the first linear-shaped conductive structure having an inner extension distance measured in the first direction from an inner end of the layout feature of the first linear-shaped conductive structure located within the inner region to a portion of the electrical connection area of the first linear-shaped conductive structure nearest to the inner end of the layout feature of the first linear-shaped conductive structure,the layout feature of the second linear-shaped conductive structure having an inner extension distance measured in the first direction from an inner end of the layout feature of the second linear-shaped conductive structure located within the inner region to a portion of the electrical connection area of the second linear-shaped conductive structure nearest to the inner end of the layout feature of the second linear-shaped conductive structure,the layout feature of the third linear-shaped conductive structure having an inner extension distance measured in the first direction from an inner end of the layout feature of the third linear-shaped conductive structure located within the inner region to a portion of the electrical connection area of the third linear-shaped conductive structure nearest to the inner end of the layout feature of the third linear-shaped conductive structure,the layout feature of the fourth linear-shaped conductive structure having an inner extension distance measured in the first direction from an inner end of the layout feature of the fourth linear-shaped conductive structure located within the inner region to a portion of the electrical connection area of the fourth linear-shaped conductive structure nearest to the inner end of the layout feature of the fourth linear-shaped conductive structure,at least two of the inner extension distances of the layout features of the first, second, third, and fourth linear-shaped conductive structures being different,the layout of the region of the semiconductor chip including a first gate contact layout feature defined to form a first gate contact in contact with the electrical connection area of the first linear-shaped conductive structure, such that the first gate contact is formed to extend in a vertical direction substantially perpendicular to the substrate from the electrical connection area of the first linear-shaped conductive structure through a dielectric material to contact some higher level interconnect conductive structure,the layout of the region of the semiconductor chip including a second gate contact layout feature defined to form a second gate contact in contact with the electrical connection area of the second linear-shaped conductive structure, such that the second gate contact is formed to extend in the vertical direction from the electrical connection area of the second linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure,the layout of the region of the semiconductor chip including a third gate contact layout feature defined to form a third gate contact in contact with the electrical connection area of the third linear-shaped conductive structure, such that the third gate contact is formed to extend in the vertical direction from the electrical connection area of the third linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure,the layout of the region of the semiconductor chip including a fourth gate contact layout feature defined to form a fourth gate contact in contact with the electrical connection area of the fourth linear-shaped conductive structure, such that the fourth gate contact is formed to extend in the vertical direction from the electrical connection area of the fourth linear-shaped conductive structure through the dielectric material to contact some higher level interconnect conductive structure.
CLAIM OF PRIORITY

This application is a continuation application under 35 U.S.C. 120 of prior U.S. application Ser. No. 13/741,305, filed Jan. 14, 2013, which is a continuation application under 35 U.S.C. 120 of prior U.S. application Ser. No. 12/753,798, filed Apr. 2, 2010, issued as U.S. Pat. No. 8,405,163, on Mar. 26, 2013, which is a continuation application under 35 U.S.C. 120 of prior U.S. application Ser. No. 12/402,465, filed Mar. 11, 2009, issued as U.S. Pat. No. 7,956,421, on Jun. 7, 2011, which claims priority under 35 U.S.C. 119(e) to each of 1) U.S. Provisional Patent Application No. 61/036,460, filed Mar. 13, 2008, 2) U.S. Provisional Patent Application No. 61/042,709, filed Apr. 4, 2008, 3) U.S. Provisional Patent Application No. 61/045,953, filed Apr. 17, 2008, and 4) U.S. Provisional Patent Application No. 61/050,136, filed May 2, 2008. The disclosure of each above-identified patent application is incorporated in its entirety herein by reference. This application is related to each application identified in the table below. The disclosure of each application identified in the table below is incorporated herein by reference in its entirety. FilingApplication No.Date12/753,711Apr. 2, 201012/753,727Apr. 2, 201012/753,733Apr. 2, 201012/753,740Apr. 2, 201012/753,753Apr. 2, 201012/753,758Apr. 2, 201013/741,298Jan. 14, 201312/753,766Apr. 2, 201013/589,028Aug. 17, 201212/753,776Apr. 2, 201012/753,789Apr. 2, 201012/753,793Apr. 2, 201012/753,795Apr. 2, 201012/753,798Apr. 2, 201013/741,305Jan. 14, 201312/753,805Apr. 2, 201012/753,810Apr. 2, 201012/753,817Apr. 2, 201012/754,050Apr. 5, 201012/754,061Apr. 5, 201012/754,078Apr. 5, 201012/754,091Apr. 5, 201012/754,103Apr. 5, 201012/754,114Apr. 5, 201012/754,129Apr. 5, 201012/754,147Apr. 5, 201012/754,168Apr. 5, 201012/754,215Apr. 5, 201012/754,233Apr. 5, 201012/754,351Apr. 5, 201013/591,141Aug. 21, 201212/754,384Apr. 5, 201012/754,563Apr. 5, 201012/754,566Apr. 5, 201013/831,530Mar. 14, 201313/831,605Mar. 15, 201313/831,636Mar. 15, 201313/831,664Mar. 15, 201313/831,717Mar. 15, 201313/831,742Mar. 15, 201313/831,811Mar. 15, 201313/831,832Mar. 15, 201314/242,308Apr. 1, 201414/273,483May 8, 201414/303,587Jun. 12, 2014

US Referenced Citations (808)
Number Name Date Kind
4197555 Uehara et al. Apr 1980 A
4417161 Uya Nov 1983 A
4424460 Best Jan 1984 A
4602270 Finegold Jul 1986 A
4613940 Shenton et al. Sep 1986 A
4657628 Holloway et al. Apr 1987 A
4682202 Tanizawa Jul 1987 A
4745084 Rowson et al. May 1988 A
4780753 Miyashima et al. Oct 1988 A
4801986 Chang et al. Jan 1989 A
4804636 Groover, III et al. Feb 1989 A
4812688 Chu et al. Mar 1989 A
4884115 Michel et al. Nov 1989 A
4928160 Crafts May 1990 A
4975756 Haken et al. Dec 1990 A
5068603 Mahoney Nov 1991 A
5079614 Khatakhotan Jan 1992 A
5097422 Corbin et al. Mar 1992 A
5117277 Yuyama et al. May 1992 A
5121186 Wong et al. Jun 1992 A
5208765 Turnbull May 1993 A
5224057 Igarashi Jun 1993 A
5242770 Chen et al. Sep 1993 A
5268319 Harari Dec 1993 A
5298774 Ueda et al. Mar 1994 A
5313426 Sakuma et al. May 1994 A
5351197 Upton et al. Sep 1994 A
5359226 DeJong Oct 1994 A
5365454 Nakagawa et al. Nov 1994 A
5367187 Yuen Nov 1994 A
5378649 Huang Jan 1995 A
5396128 Dunning et al. Mar 1995 A
5420447 Waggoner May 1995 A
5461577 Shaw et al. Oct 1995 A
5471403 Fujimaga Nov 1995 A
5497334 Russell et al. Mar 1996 A
5497337 Ponnapalli et al. Mar 1996 A
5526307 Lin et al. Jun 1996 A
5536955 Ali Jul 1996 A
5545904 Orbach Aug 1996 A
5581098 Chang Dec 1996 A
5581202 Yano et al. Dec 1996 A
5612893 Hao et al. Mar 1997 A
5636002 Garofalo Jun 1997 A
5656861 Godinho et al. Aug 1997 A
5682323 Pasch et al. Oct 1997 A
5684311 Shaw Nov 1997 A
5684733 Wu et al. Nov 1997 A
5698873 Colwell et al. Dec 1997 A
5705301 Garza et al. Jan 1998 A
5723883 Gheewalla Mar 1998 A
5723908 Fuchida et al. Mar 1998 A
5740068 Liebmann et al. Apr 1998 A
5745374 Matsumoto Apr 1998 A
5764533 deDood Jun 1998 A
5774367 Reyes et al. Jun 1998 A
5780909 Hayashi Jul 1998 A
5789776 Lancaster et al. Aug 1998 A
5790417 Chao et al. Aug 1998 A
5796128 Tran et al. Aug 1998 A
5796624 Sridhar et al. Aug 1998 A
5798298 Yang et al. Aug 1998 A
5814844 Nagata et al. Sep 1998 A
5825203 Kusunoki et al. Oct 1998 A
5834851 Ikeda et al. Nov 1998 A
5838594 Kojima Nov 1998 A
5841663 Sharma et al. Nov 1998 A
5847421 Yamaguchi Dec 1998 A
5850362 Sakuma et al. Dec 1998 A
5852562 Shinomiya et al. Dec 1998 A
5858580 Wang et al. Jan 1999 A
5898194 Gheewala Apr 1999 A
5900340 Reich et al. May 1999 A
5908827 Sirna Jun 1999 A
5915199 Hsu Jun 1999 A
5917207 Colwell et al. Jun 1999 A
5920486 Beahm et al. Jul 1999 A
5923059 Gheewala Jul 1999 A
5923060 Gheewala Jul 1999 A
5929469 Mimoto et al. Jul 1999 A
5930163 Hara et al. Jul 1999 A
5935763 Caterer et al. Aug 1999 A
5949101 Aritome Sep 1999 A
5973507 Yamazaki Oct 1999 A
5977305 Wigler et al. Nov 1999 A
5977574 Schmitt et al. Nov 1999 A
5998879 Iwaki et al. Dec 1999 A
6009251 Ho et al. Dec 1999 A
6026223 Scepanovic et al. Feb 2000 A
6037613 Mariyama Mar 2000 A
6037617 Kumagai Mar 2000 A
6044007 Capodieci Mar 2000 A
6054872 Fudanuki et al. Apr 2000 A
6063132 DeCamp et al. May 2000 A
6077310 Yamamoto et al. Jun 2000 A
6080206 Tadokoro et al. Jun 2000 A
6084255 Ueda Jul 2000 A
6084437 Sako Jul 2000 A
6091845 Pierrat et al. Jul 2000 A
6099584 Arnold et al. Aug 2000 A
6100025 Wigler et al. Aug 2000 A
6114071 Chen et al. Sep 2000 A
6144227 Sato Nov 2000 A
6159839 Jeng et al. Dec 2000 A
6166415 Sakemi et al. Dec 2000 A
6166560 Ogura et al. Dec 2000 A
6174742 Sudhindranath et al. Jan 2001 B1
6182272 Andreev et al. Jan 2001 B1
6194104 Hsu Feb 2001 B1
6194252 Yamaguchi Feb 2001 B1
6194912 Or-Bach Feb 2001 B1
6209123 Maziasz et al. Mar 2001 B1
6230299 McSherry et al. May 2001 B1
6232173 Hsu et al. May 2001 B1
6240542 Kapur May 2001 B1
6249902 Igusa et al. Jun 2001 B1
6255600 Schaper Jul 2001 B1
6255845 Wong et al. Jul 2001 B1
6262487 Igarashi et al. Jul 2001 B1
6269472 Garza et al. Jul 2001 B1
6275973 Wein Aug 2001 B1
6282696 Garza et al. Aug 2001 B1
6291276 Gonzalez Sep 2001 B1
6297668 Schober Oct 2001 B1
6297674 Kono et al. Oct 2001 B1
6303252 Lin Oct 2001 B1
6331733 Or-Bach et al. Dec 2001 B1
6331791 Huang Dec 2001 B1
6335250 Egi Jan 2002 B1
6338972 Sudhindranath et al. Jan 2002 B1
6347062 Nii et al. Feb 2002 B2
6356112 Tran et al. Mar 2002 B1
6359804 Kuriyama et al. Mar 2002 B2
6370679 Chang et al. Apr 2002 B1
6378110 Ho Apr 2002 B1
6380592 Tooher et al. Apr 2002 B2
6388296 Hsu May 2002 B1
6393601 Tanaka et al. May 2002 B1
6399972 Masuda et al. Jun 2002 B1
6400183 Yamashita et al. Jun 2002 B2
6408427 Cong et al. Jun 2002 B1
6415421 Anderson et al. Jul 2002 B2
6416907 Winder et al. Jul 2002 B1
6417549 Oh Jul 2002 B1
6421820 Mansfield et al. Jul 2002 B1
6425112 Bula et al. Jul 2002 B1
6425117 Pasch et al. Jul 2002 B1
6426269 Haffner et al. Jul 2002 B1
6436805 Trivedi Aug 2002 B1
6445049 Iranmanesh Sep 2002 B1
6445065 Gheewala et al. Sep 2002 B1
6467072 Yang et al. Oct 2002 B1
6469328 Yanai et al. Oct 2002 B2
6470489 Chang et al. Oct 2002 B1
6476493 Or-Bach et al. Nov 2002 B2
6477695 Gandhi Nov 2002 B1
6480032 Aksamit Nov 2002 B1
6480989 Chan et al. Nov 2002 B2
6492066 Capodieci et al. Dec 2002 B1
6496965 van Ginneken et al. Dec 2002 B1
6504186 Kanamoto et al. Jan 2003 B2
6505327 Lin Jan 2003 B2
6505328 van Ginneken et al. Jan 2003 B1
6507941 Leung et al. Jan 2003 B1
6509952 Govil et al. Jan 2003 B1
6514849 Hui et al. Feb 2003 B1
6516459 Sahouria Feb 2003 B1
6523156 Cirit Feb 2003 B2
6525350 Kinoshita et al. Feb 2003 B1
6536028 Katsioulas et al. Mar 2003 B1
6543039 Watanabe Apr 2003 B1
6553544 Tanaka et al. Apr 2003 B2
6553559 Liebmann et al. Apr 2003 B2
6553562 Capodieci et al. Apr 2003 B2
6566720 Aldrich May 2003 B2
6570234 Gardner May 2003 B1
6571140 Wewalaarachchi May 2003 B1
6571379 Takayama May 2003 B2
6574786 Pohlenz et al. Jun 2003 B1
6578190 Ferguson et al. Jun 2003 B2
6583041 Capodieci Jun 2003 B1
6588005 Kobayashi et al. Jul 2003 B1
6590289 Shively Jul 2003 B2
6591207 Naya et al. Jul 2003 B2
6609235 Ramaswamy et al. Aug 2003 B2
6610607 Armbrust et al. Aug 2003 B1
6617621 Gheewala et al. Sep 2003 B1
6620561 Winder et al. Sep 2003 B2
6621132 Onishi et al. Sep 2003 B2
6632741 Clevenger et al. Oct 2003 B1
6633182 Pileggi et al. Oct 2003 B2
6635935 Makino Oct 2003 B2
6642744 Or-Bach et al. Nov 2003 B2
6643831 Chang et al. Nov 2003 B2
6650014 Kariyazaki Nov 2003 B2
6661041 Keeth Dec 2003 B2
6662350 Fried et al. Dec 2003 B2
6664587 Guterman et al. Dec 2003 B2
6673638 Bendik et al. Jan 2004 B1
6677649 Minami et al. Jan 2004 B2
6687895 Zhang Feb 2004 B2
6690206 Rikino et al. Feb 2004 B2
6691297 Misaka et al. Feb 2004 B1
6700405 Hirairi Mar 2004 B1
6703170 Pindo Mar 2004 B1
6709880 Yamamoto et al. Mar 2004 B2
6714903 Chu et al. Mar 2004 B1
6732334 Nakatsuka May 2004 B2
6732338 Crouse et al. May 2004 B2
6732344 Sakamoto et al. May 2004 B2
6734506 Oyamatsu May 2004 B2
6737199 Hsieh May 2004 B1
6737318 Murata et al. May 2004 B2
6737347 Houston et al. May 2004 B1
6745372 Cote et al. Jun 2004 B2
6745380 Bodendorf et al. Jun 2004 B2
6749972 Yu Jun 2004 B2
6750555 Satomi et al. Jun 2004 B2
6760269 Nakase et al. Jul 2004 B2
6765245 Bansal Jul 2004 B2
6777138 Pierrat et al. Aug 2004 B2
6777146 Samuels Aug 2004 B1
6787823 Shibutani Sep 2004 B2
6789244 Dasasathyan et al. Sep 2004 B1
6789246 Mohan et al. Sep 2004 B1
6792591 Shi et al. Sep 2004 B2
6792593 Takashima et al. Sep 2004 B2
6794677 Tamaki et al. Sep 2004 B2
6794914 Sani et al. Sep 2004 B2
6795332 Yamaoka et al. Sep 2004 B2
6795358 Tanaka et al. Sep 2004 B2
6795952 Stine et al. Sep 2004 B1
6795953 Bakarian et al. Sep 2004 B2
6800883 Furuya et al. Oct 2004 B2
6806180 Cho Oct 2004 B2
6807663 Cote et al. Oct 2004 B2
6809399 Ikeda et al. Oct 2004 B2
6812574 Tomita et al. Nov 2004 B2
6818389 Fritze et al. Nov 2004 B2
6818929 Tsutsumi et al. Nov 2004 B2
6819136 Or-Bach Nov 2004 B2
6820248 Gan Nov 2004 B1
6826738 Cadouri Nov 2004 B2
6834375 Stine et al. Dec 2004 B1
6841880 Matsumoto et al. Jan 2005 B2
6850854 Naya et al. Feb 2005 B2
6854096 Eaton et al. Feb 2005 B2
6854100 Chuang et al. Feb 2005 B1
6867073 Enquist Mar 2005 B1
6871338 Yamauchi Mar 2005 B2
6872990 Kang Mar 2005 B1
6877144 Rittman et al. Apr 2005 B1
6881523 Smith Apr 2005 B2
6884712 Yelehanka et al. Apr 2005 B2
6885045 Hidaka Apr 2005 B2
6889370 Kerzman et al. May 2005 B1
6897517 Houdt et al May 2005 B2
6897536 Nomura et al. May 2005 B2
6898770 Boluki et al. May 2005 B2
6904582 Rittman et al. Jun 2005 B1
6918104 Pierrat et al. Jul 2005 B2
6920079 Shibayama Jul 2005 B2
6921982 Joshi et al. Jul 2005 B2
6922354 Ishikura et al. Jul 2005 B2
6924560 Wang et al. Aug 2005 B2
6928635 Pramanik et al. Aug 2005 B2
6931617 Sanie et al. Aug 2005 B2
6953956 Or-Bach et al. Oct 2005 B2
6954918 Houston Oct 2005 B2
6957402 Templeton et al. Oct 2005 B2
6968527 Pierrat Nov 2005 B2
6974978 Possley Dec 2005 B1
6977856 Tanaka et al. Dec 2005 B2
6978436 Cote et al. Dec 2005 B2
6978437 Rittman et al. Dec 2005 B1
6980211 Lin et al. Dec 2005 B2
6992394 Park Jan 2006 B2
6992925 Peng Jan 2006 B2
6993741 Liebmann et al. Jan 2006 B2
6994939 Ghandehari et al. Feb 2006 B1
6998722 Madurawe Feb 2006 B2
7003068 Kushner et al. Feb 2006 B2
7009862 Higeta et al. Mar 2006 B2
7016214 Kawamata Mar 2006 B2
7022559 Barnak et al. Apr 2006 B2
7028285 Cote et al. Apr 2006 B2
7041568 Goldbach et al. May 2006 B2
7052972 Sandhu et al. May 2006 B2
7053424 Ono May 2006 B2
7063920 Baba-Ali Jun 2006 B2
7064068 Chou et al. Jun 2006 B2
7065731 Jacques et al. Jun 2006 B2
7079413 Tsukamoto et al. Jul 2006 B2
7079989 Wimer Jul 2006 B2
7093208 Williams et al. Aug 2006 B2
7093228 Andreev et al. Aug 2006 B2
7103870 Misaka et al. Sep 2006 B2
7105871 Or-Bach et al. Sep 2006 B2
7107551 de Dood et al. Sep 2006 B1
7115343 Gordon et al. Oct 2006 B2
7115920 Bernstein et al. Oct 2006 B2
7120882 Kotani et al. Oct 2006 B2
7124386 Smith et al. Oct 2006 B2
7126837 Banachowicz et al. Oct 2006 B1
7132203 Pierrat Nov 2006 B2
7137092 Maeda Nov 2006 B2
7141853 Campbell et al. Nov 2006 B2
7143380 Anderson et al. Nov 2006 B1
7149999 Kahng et al. Dec 2006 B2
7152215 Smith et al. Dec 2006 B2
7155685 Mori et al. Dec 2006 B2
7155689 Pierrat et al. Dec 2006 B2
7159197 Falbo et al. Jan 2007 B2
7174520 White et al. Feb 2007 B2
7175940 Laidig et al. Feb 2007 B2
7176508 Joshi et al. Feb 2007 B2
7177215 Tanaka et al. Feb 2007 B2
7183611 Bhattacharyya Feb 2007 B2
7185294 Zhang Feb 2007 B2
7188322 Cohn et al. Mar 2007 B2
7194712 Wu Mar 2007 B2
7200835 Zhang et al. Apr 2007 B2
7202517 Dixit et al. Apr 2007 B2
7205191 Kobayashi Apr 2007 B2
7208794 Hofmann et al. Apr 2007 B2
7214579 Widdershoven et al. May 2007 B2
7219326 Reed et al. May 2007 B2
7221031 Ryoo et al. May 2007 B2
7225423 Bhattacharya et al. May 2007 B2
7227183 Donze et al. Jun 2007 B2
7228510 Ono Jun 2007 B2
7231628 Pack et al. Jun 2007 B2
7235424 Chen et al. Jun 2007 B2
7243316 White et al. Jul 2007 B2
7252909 Shin et al. Aug 2007 B2
7257017 Liaw Aug 2007 B2
7264990 Rueckes et al. Sep 2007 B2
7266787 Hughes et al. Sep 2007 B2
7269803 Khakzadi et al. Sep 2007 B2
7278118 Pileggi et al. Oct 2007 B2
7279727 Ikoma et al. Oct 2007 B2
7287320 Wang et al. Oct 2007 B2
7294534 Iwaki Nov 2007 B2
7302651 Allen et al. Nov 2007 B2
7308669 Buehler et al. Dec 2007 B2
7312003 Cote et al. Dec 2007 B2
7315994 Aller et al. Jan 2008 B2
7327591 Sadra et al. Feb 2008 B2
7329938 Kinoshita Feb 2008 B2
7335966 Ihme et al. Feb 2008 B2
7337421 Kamat Feb 2008 B2
7338896 Vanhaelemeersch et al. Mar 2008 B2
7345909 Chang et al. Mar 2008 B2
7346885 Semmler Mar 2008 B2
7350183 Cui et al. Mar 2008 B2
7353492 Gupta et al. Apr 2008 B2
7358131 Bhattacharyya Apr 2008 B2
7360179 Smith et al. Apr 2008 B2
7360198 Rana et al. Apr 2008 B2
7366997 Rahmat et al. Apr 2008 B1
7367008 White et al. Apr 2008 B2
7376931 Kokubun May 2008 B2
7383521 Smith et al. Jun 2008 B2
7397260 Chanda et al. Jul 2008 B2
7400627 Wu et al. Jul 2008 B2
7402848 Chang et al. Jul 2008 B2
7404154 Venkatraman et al. Jul 2008 B1
7404173 Wu et al. Jul 2008 B2
7411252 Anderson et al. Aug 2008 B2
7421678 Barnes et al. Sep 2008 B2
7423298 Mariyama et al. Sep 2008 B2
7424694 Ikeda Sep 2008 B2
7424695 Tamura et al. Sep 2008 B2
7424696 Vogel et al. Sep 2008 B2
7426710 Zhang et al. Sep 2008 B2
7432562 Bhattacharyya Oct 2008 B2
7434185 Dooling et al. Oct 2008 B2
7441211 Gupta et al. Oct 2008 B1
7442630 Kelberlau et al. Oct 2008 B2
7444609 Charlebois et al. Oct 2008 B2
7446352 Becker et al. Nov 2008 B2
7449371 Kemerling et al. Nov 2008 B2
7458045 Cote et al. Nov 2008 B2
7459792 Chen Dec 2008 B2
7465973 Chang et al. Dec 2008 B2
7466607 Hollis et al. Dec 2008 B2
7469396 Hayashi et al. Dec 2008 B2
7480880 Visweswariah et al. Jan 2009 B2
7480891 Sezginer Jan 2009 B2
7484197 Allen et al. Jan 2009 B2
7485934 Liaw Feb 2009 B2
7487475 Kriplani et al. Feb 2009 B1
7492013 Correale, Jr. Feb 2009 B2
7500211 Komaki Mar 2009 B2
7502275 Nii et al. Mar 2009 B2
7503026 Ichiryu et al. Mar 2009 B2
7504184 Hung et al. Mar 2009 B2
7506300 Sezginer et al. Mar 2009 B2
7508238 Yamagami Mar 2009 B2
7509621 Melvin, III Mar 2009 B2
7509622 Sinha et al. Mar 2009 B2
7512017 Chang Mar 2009 B2
7512921 Shibuya Mar 2009 B2
7514355 Katase Apr 2009 B2
7514959 Or-Bach et al. Apr 2009 B2
7523429 Kroyan et al. Apr 2009 B2
7527900 Zhou et al. May 2009 B2
7538368 Yano May 2009 B2
7543262 Wang et al. Jun 2009 B2
7563701 Chang et al. Jul 2009 B2
7564134 Lee et al. Jul 2009 B2
7568174 Sezginer et al. Jul 2009 B2
7569309 Blatchford et al. Aug 2009 B2
7569310 Wallace et al. Aug 2009 B2
7569894 Suzuki Aug 2009 B2
7575973 Mokhlesi et al. Aug 2009 B2
7598541 Okamoto et al. Oct 2009 B2
7598558 Hashimoto et al. Oct 2009 B2
7614030 Hsu Nov 2009 B2
7625790 Yang Dec 2009 B2
7632610 Wallace et al. Dec 2009 B2
7640522 Gupta et al. Dec 2009 B2
7646651 Lee et al. Jan 2010 B2
7653884 Furnish et al. Jan 2010 B2
7665051 Ludwig et al. Feb 2010 B2
7700466 Booth, Jr. et al. Apr 2010 B2
7712056 White et al. May 2010 B2
7739627 Chew et al. Jun 2010 B2
7749662 Matthew et al. Jul 2010 B2
7755110 Gliese et al. Jul 2010 B2
7770144 Dellinger Aug 2010 B2
7791109 Wann et al. Sep 2010 B2
7802219 Tomar et al. Sep 2010 B2
7825437 Pillarisetty et al. Nov 2010 B2
7842975 Becker et al. Nov 2010 B2
7873929 Kahng et al. Jan 2011 B2
7882456 Zach Feb 2011 B2
7888705 Becker et al. Feb 2011 B2
7898040 Nawaz Mar 2011 B2
7906801 Becker et al. Mar 2011 B2
7908578 Becker et al. Mar 2011 B2
7910958 Becker et al. Mar 2011 B2
7910959 Becker et al. Mar 2011 B2
7917877 Singh et al. Mar 2011 B2
7917879 Becker et al. Mar 2011 B2
7923266 Thijs et al. Apr 2011 B2
7923337 Chang et al. Apr 2011 B2
7923757 Becker et al. Apr 2011 B2
7932544 Becker et al. Apr 2011 B2
7932545 Becker et al. Apr 2011 B2
7934184 Zhang Apr 2011 B2
7939443 Fox et al. May 2011 B2
7943966 Becker et al. May 2011 B2
7943967 Becker et al. May 2011 B2
7948012 Becker et al. May 2011 B2
7948013 Becker et al. May 2011 B2
7952119 Becker et al. May 2011 B2
7956421 Becker Jun 2011 B2
7958465 Lu et al. Jun 2011 B2
7962867 White et al. Jun 2011 B2
7962879 Tang et al. Jun 2011 B2
7964267 Lyons et al. Jun 2011 B1
7971160 Osawa et al. Jun 2011 B2
7989847 Becker et al. Aug 2011 B2
7989848 Becker et al. Aug 2011 B2
7992122 Burstein et al. Aug 2011 B1
7994583 Inaba Aug 2011 B2
8004042 Yang et al. Aug 2011 B2
8022441 Becker et al. Sep 2011 B2
8030689 Becker et al. Oct 2011 B2
8035133 Becker et al. Oct 2011 B2
8044437 Venkatraman et al. Oct 2011 B1
8058671 Becker et al. Nov 2011 B2
8058690 Chang Nov 2011 B2
8072003 Becker et al. Dec 2011 B2
8072053 Li Dec 2011 B2
8088679 Becker et al. Jan 2012 B2
8088680 Becker et al. Jan 2012 B2
8088681 Becker et al. Jan 2012 B2
8088682 Becker et al. Jan 2012 B2
8089098 Becker et al. Jan 2012 B2
8089099 Becker et al. Jan 2012 B2
8089100 Becker et al. Jan 2012 B2
8089101 Becker et al. Jan 2012 B2
8089102 Becker et al. Jan 2012 B2
8089103 Becker et al. Jan 2012 B2
8089104 Becker et al. Jan 2012 B2
8101975 Becker et al. Jan 2012 B2
8110854 Becker et al. Feb 2012 B2
8129750 Becker et al. Mar 2012 B2
8129751 Becker et al. Mar 2012 B2
8129752 Becker et al. Mar 2012 B2
8129754 Becker et al. Mar 2012 B2
8129755 Becker et al. Mar 2012 B2
8129756 Becker et al. Mar 2012 B2
8129757 Becker et al. Mar 2012 B2
8129819 Becker et al. Mar 2012 B2
8130529 Tanaka Mar 2012 B2
8134183 Becker et al. Mar 2012 B2
8134184 Becker et al. Mar 2012 B2
8134185 Becker et al. Mar 2012 B2
8134186 Becker et al. Mar 2012 B2
8138525 Becker et al. Mar 2012 B2
8161427 Morgenshtein et al. Apr 2012 B2
8178905 Toubou May 2012 B2
8178909 Venkatraman et al. May 2012 B2
8198656 Becker et al. Jun 2012 B2
8207053 Becker et al. Jun 2012 B2
8214778 Quandt et al. Jul 2012 B2
8217428 Becker et al. Jul 2012 B2
8225239 Reed et al. Jul 2012 B2
8225261 Hong et al. Jul 2012 B2
8245180 Smayling et al. Aug 2012 B2
8247846 Becker Aug 2012 B2
8253172 Becker et al. Aug 2012 B2
8253173 Becker et al. Aug 2012 B2
8258547 Becker et al. Sep 2012 B2
8258548 Becker et al. Sep 2012 B2
8258549 Becker et al. Sep 2012 B2
8258550 Becker et al. Sep 2012 B2
8258551 Becker et al. Sep 2012 B2
8258552 Becker et al. Sep 2012 B2
8258581 Becker et al. Sep 2012 B2
8264007 Becker et al. Sep 2012 B2
8264008 Becker et al. Sep 2012 B2
8264009 Becker et al. Sep 2012 B2
8283701 Becker et al. Oct 2012 B2
8294212 Wang et al. Oct 2012 B2
8316327 Herold Nov 2012 B2
8356268 Becker et al. Jan 2013 B2
8378407 Audzeyeu et al. Feb 2013 B2
8395224 Becker et al. Mar 2013 B2
8402397 Robles et al. Mar 2013 B2
8405163 Becker et al. Mar 2013 B2
8422274 Tomita et al. Apr 2013 B2
8436400 Becker et al. May 2013 B2
8453094 Kornachuk et al. May 2013 B2
8575706 Becker et al. Nov 2013 B2
8667443 Smayling et al. Mar 2014 B2
8701071 Kornachuk et al. Apr 2014 B2
8735995 Becker et al. May 2014 B2
8756551 Becker et al. Jun 2014 B2
8836045 Becker et al. Sep 2014 B2
8839162 Amundson et al. Sep 2014 B2
8839175 Smayling et al. Sep 2014 B2
8847329 Becker et al. Sep 2014 B2
8863063 Becker et al. Oct 2014 B2
20010049813 Chan et al. Dec 2001 A1
20020003270 Makino Jan 2002 A1
20020015899 Chen et al. Feb 2002 A1
20020030510 Kono et al. Mar 2002 A1
20020063582 Rikino May 2002 A1
20020068423 Park et al. Jun 2002 A1
20020079927 Katoh et al. Jun 2002 A1
20020149392 Cho Oct 2002 A1
20020166107 Capodieci et al. Nov 2002 A1
20020194575 Allen et al. Dec 2002 A1
20030042930 Pileggi et al. Mar 2003 A1
20030046653 Liu Mar 2003 A1
20030061592 Agrawal et al. Mar 2003 A1
20030088839 Watanabe May 2003 A1
20030088842 Cirit May 2003 A1
20030103176 Abe et al. Jun 2003 A1
20030106037 Moniwa et al. Jun 2003 A1
20030117168 Uneme et al. Jun 2003 A1
20030124847 Houston et al. Jul 2003 A1
20030125917 Rich et al. Jul 2003 A1
20030126569 Rich et al. Jul 2003 A1
20030145288 Wang et al. Jul 2003 A1
20030145299 Fried et al. Jul 2003 A1
20030177465 MacLean et al. Sep 2003 A1
20030185076 Worley Oct 2003 A1
20030203287 Miyagawa Oct 2003 A1
20030229868 White et al. Dec 2003 A1
20030229875 Smith et al. Dec 2003 A1
20040029372 Jang et al. Feb 2004 A1
20040049754 Liao et al. Mar 2004 A1
20040063038 Shin et al. Apr 2004 A1
20040115539 Broeke et al. Jun 2004 A1
20040139412 Ito et al. Jul 2004 A1
20040145028 Matsumoto et al. Jul 2004 A1
20040153979 Chang Aug 2004 A1
20040161878 Or-Bach et al. Aug 2004 A1
20040164360 Nishida et al. Aug 2004 A1
20040169201 Hidaka Sep 2004 A1
20040194050 Hwang et al. Sep 2004 A1
20040196705 Ishikura et al. Oct 2004 A1
20040229135 Wang et al. Nov 2004 A1
20040232444 Shimizu Nov 2004 A1
20040243966 Dellinger Dec 2004 A1
20040262640 Suga Dec 2004 A1
20050009312 Butt et al. Jan 2005 A1
20050009344 Hwang et al. Jan 2005 A1
20050012157 Cho et al. Jan 2005 A1
20050044522 Maeda Feb 2005 A1
20050055828 Wang et al. Mar 2005 A1
20050076320 Maeda Apr 2005 A1
20050087806 Hokazono Apr 2005 A1
20050093147 Tu May 2005 A1
20050101112 Rueckes et al. May 2005 A1
20050110130 Kitabayashi et al. May 2005 A1
20050135134 Yen et al. Jun 2005 A1
20050136340 Baselmans et al. Jun 2005 A1
20050138598 Kokubun Jun 2005 A1
20050156200 Kinoshita Jul 2005 A1
20050185325 Hur Aug 2005 A1
20050189604 Gupta et al. Sep 2005 A1
20050189614 Ihme et al. Sep 2005 A1
20050196685 Wang et al. Sep 2005 A1
20050205894 Sumikawa et al. Sep 2005 A1
20050212018 Schoellkopf et al. Sep 2005 A1
20050224982 Kemerling et al. Oct 2005 A1
20050229130 Wu et al. Oct 2005 A1
20050251771 Robles Nov 2005 A1
20050264320 Chung et al. Dec 2005 A1
20050264324 Nakazato et al. Dec 2005 A1
20050266621 Kim Dec 2005 A1
20050268256 Tsai et al. Dec 2005 A1
20050278673 Kawachi Dec 2005 A1
20050280031 Yano Dec 2005 A1
20060038234 Liaw Feb 2006 A1
20060063334 Donze et al. Mar 2006 A1
20060070018 Semmler Mar 2006 A1
20060084261 Iwaki Apr 2006 A1
20060091550 Shimazaki et al. May 2006 A1
20060095872 McElvain May 2006 A1
20060101370 Cui et al. May 2006 A1
20060112355 Pileggi et al. May 2006 A1
20060113533 Tamaki et al. Jun 2006 A1
20060113567 Ohmori et al. Jun 2006 A1
20060120143 Liaw Jun 2006 A1
20060121715 Chang et al. Jun 2006 A1
20060123376 Vogel et al. Jun 2006 A1
20060125024 Ishigaki Jun 2006 A1
20060131609 Kinoshita et al. Jun 2006 A1
20060136848 Ichiryu et al. Jun 2006 A1
20060146638 Chang et al. Jul 2006 A1
20060151810 Ohshige Jul 2006 A1
20060158270 Gibet et al. Jul 2006 A1
20060177744 Bodendorf et al. Aug 2006 A1
20060181310 Rhee Aug 2006 A1
20060195809 Cohn et al. Aug 2006 A1
20060195810 Morton Aug 2006 A1
20060197557 Chung Sep 2006 A1
20060206854 Barnes et al. Sep 2006 A1
20060223302 Chang et al. Oct 2006 A1
20060248495 Sezginer Nov 2006 A1
20070001304 Liaw Jan 2007 A1
20070002617 Houston et al. Jan 2007 A1
20070007574 Ohsawa Jan 2007 A1
20070038973 Li et al. Feb 2007 A1
20070074145 Tanaka Mar 2007 A1
20070094634 Seizginer et al. Apr 2007 A1
20070101305 Smith et al. May 2007 A1
20070105023 Zhou et al. May 2007 A1
20070106971 Lien et al. May 2007 A1
20070113216 Zhang May 2007 A1
20070172770 Witters et al. Jul 2007 A1
20070186196 Tanaka Aug 2007 A1
20070196958 Bhattacharya et al. Aug 2007 A1
20070209029 Ivonin et al. Sep 2007 A1
20070210391 Becker et al. Sep 2007 A1
20070234252 Visweswariah et al. Oct 2007 A1
20070234262 Uedi et al. Oct 2007 A1
20070256039 White Nov 2007 A1
20070257277 Takeda et al. Nov 2007 A1
20070274140 Joshi et al. Nov 2007 A1
20070277129 Allen et al. Nov 2007 A1
20070288882 Kniffin et al. Dec 2007 A1
20070290361 Chen Dec 2007 A1
20070294652 Bowen Dec 2007 A1
20070297249 Chang et al. Dec 2007 A1
20080005712 Charlebois et al. Jan 2008 A1
20080021689 Yamashita et al. Jan 2008 A1
20080022247 Kojima et al. Jan 2008 A1
20080046846 Chew et al. Feb 2008 A1
20080081472 Tanaka Apr 2008 A1
20080082952 O'Brien Apr 2008 A1
20080086712 Fujimoto Apr 2008 A1
20080097641 Miyashita et al. Apr 2008 A1
20080098334 Pileggi et al. Apr 2008 A1
20080098341 Kobayashi et al. Apr 2008 A1
20080099795 Bernstein et al. May 2008 A1
20080127000 Majumder et al. May 2008 A1
20080127029 Graur et al. May 2008 A1
20080134128 Blatchford et al. Jun 2008 A1
20080144361 Wong Jun 2008 A1
20080148216 Chan et al. Jun 2008 A1
20080163141 Scheffer et al. Jul 2008 A1
20080168406 Rahmat et al. Jul 2008 A1
20080211028 Suzuki Sep 2008 A1
20080216207 Tsai Sep 2008 A1
20080244494 McCullen Oct 2008 A1
20080251779 Kakoschke et al. Oct 2008 A1
20080265290 Nielsen et al. Oct 2008 A1
20080276105 Hoberman et al. Nov 2008 A1
20080283910 Dreeskornfeld et al. Nov 2008 A1
20080285331 Torok et al. Nov 2008 A1
20080308848 Inaba Dec 2008 A1
20080315258 Masuda et al. Dec 2008 A1
20090014811 Becker et al. Jan 2009 A1
20090024974 Yamada Jan 2009 A1
20090031261 Smith et al. Jan 2009 A1
20090032898 Becker et al. Feb 2009 A1
20090032967 Becker et al. Feb 2009 A1
20090037864 Becker et al. Feb 2009 A1
20090057780 Wong et al. Mar 2009 A1
20090075485 Ban et al. Mar 2009 A1
20090077524 Nagamura Mar 2009 A1
20090085067 Hayashi et al. Apr 2009 A1
20090087991 Yatsuda et al. Apr 2009 A1
20090101940 Barrows et al. Apr 2009 A1
20090106714 Culp et al. Apr 2009 A1
20090155990 Yanagidaira et al. Jun 2009 A1
20090181314 Shyu et al. Jul 2009 A1
20090187871 Cork Jul 2009 A1
20090206443 Juengling Aug 2009 A1
20090224408 Fox Sep 2009 A1
20090228853 Hong et al. Sep 2009 A1
20090228857 Kornachuk et al. Sep 2009 A1
20090273100 Aton et al. Nov 2009 A1
20090280582 Thijs et al. Nov 2009 A1
20090302372 Chang et al. Dec 2009 A1
20090319977 Saxena et al. Dec 2009 A1
20100001321 Becker et al. Jan 2010 A1
20100006897 Becker et al. Jan 2010 A1
20100006898 Becker et al. Jan 2010 A1
20100006899 Becker et al. Jan 2010 A1
20100006900 Becker et al. Jan 2010 A1
20100006901 Becker et al. Jan 2010 A1
20100006902 Becker et al. Jan 2010 A1
20100006903 Becker et al. Jan 2010 A1
20100006947 Becker et al. Jan 2010 A1
20100006948 Becker et al. Jan 2010 A1
20100006950 Becker et al. Jan 2010 A1
20100006951 Becker et al. Jan 2010 A1
20100006986 Becker et al. Jan 2010 A1
20100011327 Becker et al. Jan 2010 A1
20100011328 Becker et al. Jan 2010 A1
20100011329 Becker et al. Jan 2010 A1
20100011330 Becker et al. Jan 2010 A1
20100011331 Becker et al. Jan 2010 A1
20100011332 Becker et al. Jan 2010 A1
20100011333 Becker et al. Jan 2010 A1
20100012981 Becker et al. Jan 2010 A1
20100012982 Becker et al. Jan 2010 A1
20100012983 Becker et al. Jan 2010 A1
20100012984 Becker et al. Jan 2010 A1
20100012985 Becker et al. Jan 2010 A1
20100012986 Becker et al. Jan 2010 A1
20100017766 Becker et al. Jan 2010 A1
20100017767 Becker et al. Jan 2010 A1
20100017768 Becker et al. Jan 2010 A1
20100017769 Becker et al. Jan 2010 A1
20100017770 Becker et al. Jan 2010 A1
20100017771 Becker et al. Jan 2010 A1
20100017772 Becker et al. Jan 2010 A1
20100019280 Becker et al. Jan 2010 A1
20100019281 Becker et al. Jan 2010 A1
20100019282 Becker et al. Jan 2010 A1
20100019283 Becker et al. Jan 2010 A1
20100019284 Becker et al. Jan 2010 A1
20100019285 Becker et al. Jan 2010 A1
20100019286 Becker et al. Jan 2010 A1
20100019287 Becker et al. Jan 2010 A1
20100019288 Becker et al. Jan 2010 A1
20100019308 Chan et al. Jan 2010 A1
20100023906 Becker et al. Jan 2010 A1
20100023907 Becker et al. Jan 2010 A1
20100023908 Becker et al. Jan 2010 A1
20100023911 Becker et al. Jan 2010 A1
20100025731 Becker et al. Feb 2010 A1
20100025732 Becker et al. Feb 2010 A1
20100025733 Becker et al. Feb 2010 A1
20100025734 Becker et al. Feb 2010 A1
20100025735 Becker et al. Feb 2010 A1
20100025736 Becker et al. Feb 2010 A1
20100032722 Becker et al. Feb 2010 A1
20100032723 Becker et al. Feb 2010 A1
20100032724 Becker et al. Feb 2010 A1
20100032726 Becker et al. Feb 2010 A1
20100037194 Becker et al. Feb 2010 A1
20100037195 Becker et al. Feb 2010 A1
20100096671 Becker et al. Apr 2010 A1
20100203689 Bernstein et al. Aug 2010 A1
20100224943 Kawasaki Sep 2010 A1
20100229140 Strolenberg et al. Sep 2010 A1
20100232212 Anderson et al. Sep 2010 A1
20100252865 Van Der Zanden Oct 2010 A1
20100264468 Xu Oct 2010 A1
20100270681 Bird et al. Oct 2010 A1
20100287518 Becker Nov 2010 A1
20110016909 Mirza et al. Jan 2011 A1
20110108890 Becker et al. May 2011 A1
20110108891 Becker et al. May 2011 A1
20110154281 Zach Jun 2011 A1
20110207298 Anderson et al. Aug 2011 A1
20110260253 Inaba Oct 2011 A1
20110298025 Haensch et al. Dec 2011 A1
20120012932 Perng et al. Jan 2012 A1
20120273841 Quandt et al. Nov 2012 A1
20130097574 Balabanov et al. Apr 2013 A1
20130200465 Becker et al. Aug 2013 A1
20130200469 Becker et al. Aug 2013 A1
20130207198 Becker et al. Aug 2013 A1
20130207199 Becker et al. Aug 2013 A1
20130254732 Kornachuk et al. Sep 2013 A1
20140197543 Kornachuk et al. Jul 2014 A1
Foreign Referenced Citations (68)
Number Date Country
0102644 Jul 1989 EP
0788166 Aug 1997 EP
1394858 Mar 2004 EP
1670062 Jun 2006 EP
1833091 Aug 2007 EP
1730777 Sep 2007 EP
2251901 Nov 2010 EP
2860920 Apr 2005 FR
58-182242 Oct 1983 JP
61-182244 Aug 1986 JP
563-310136 Dec 1988 JP
H01284115 Nov 1989 JP
03-165061 Jul 1991 JP
H05211437 Aug 1993 JP
H05218362 Aug 1993 JP
H07-153927 Jun 1995 JP
2684980 Jul 1995 JP
1995-302706 Nov 1995 JP
1997-09289251 Nov 1997 JP
10-116911 May 1998 JP
1999-045948 Feb 1999 JP
2001-068558 Mar 2001 JP
2001-168707 Jun 2001 JP
2002-026125 Jan 2002 JP
2002-026296 Jan 2002 JP
2002-184870 Jun 2002 JP
2001-056463 Sep 2002 JP
2002-258463 Sep 2002 JP
2002-289703 Oct 2002 JP
2001-272228 Mar 2003 JP
2003-264231 Sep 2003 JP
2004-013920 Jan 2004 JP
2004-200300 Jul 2004 JP
2004-241529 Aug 2004 JP
2004-342757 Dec 2004 JP
2005-020008 Jan 2005 JP
2003-359375 May 2005 JP
2005-135971 May 2005 JP
2005-149265 Jun 2005 JP
2005-183793 Jul 2005 JP
2005-203447 Jul 2005 JP
2005-268610 Sep 2005 JP
2005-114752 Oct 2006 JP
2006-303022 Nov 2006 JP
2007-012855 Jan 2007 JP
2007-013060 Jan 2007 JP
2007-043049 Feb 2007 JP
10-0417093 Jun 1997 KR
10-1998-08748 5 Dec 1998 KR
1998-0084215 Dec 1998 KR
10-1999-00579 43 Jan 1999 KR
2000-0005660 Jan 2000 KR
10-2000-00288 30 May 2000 KR
10-2002-00343 13 May 2002 KR
10-2002-0070777 Sep 2002 KR
2003-0022006 Mar 2003 KR
10-2005-0030347 Mar 2005 KR
2005-0037965 Apr 2005 KR
2006-0108233 Oct 2006 KR
386288 Apr 2000 TW
200709309 Mar 2007 TW
200709565 Mar 2007 TW
200811704 Mar 2008 TW
WO 2005104356 Nov 2005 WO
WO 2006014849 Feb 2006 WO
WO 2006052738 May 2006 WO
WO 2007014053 Feb 2007 WO
WO 2007103587 Sep 2007 WO
Non-Patent Literature Citations (203)
Entry
U.S. Appl. No. 60/625,342, filed May 25, 2006, Pileggi et al.
Acar, et al., “A Linear-Centric Simulation Framework for Parametric Fluctuations”, 2002, IEEE, Carnegie Mellon University USA, pp. 1-8, Jan. 28, 2002.
Amazawa, et al., “Fully Planarized Four-Level Interconnection with Stacked VLAS Using CMP of Selective CVD-A1 and Insulator and its Application to Quarter Micron Gate Array LSIs”, 1995, IEEE, Japan, pp. 473-476, Dec. 10, 1995.
Axelrad et al. “Efficient Full-Chip Yield Analysis Methodology for OPC-Corrected VLSI Design”, 2000, International Symposium on Quality Electronic Design (ISQED), Mar. 20, 2000.
Balasinski et al. “Impact of Subwavelength CD Tolerance on Device Performance”, 2002, SPIE vol. 4692, Jul. 11, 2002.
Burkhardt, et al., “Dark Field Double Dipole Lithography (DDL) for BackEnd-Of-Line Processes”, 2007, SPIE Proceeding Series, vol. 6520; Mar. 26, 2007.
Capetti, et al., “Sub kl=0.25 Lithography with Double Patterning Technique for 45nm Technology Node Flash Memory Devices at λ, =193nm”, 2007, SPIE Proceeding Series, vol. 6520; Mar. 27, 2007.
Capodieci, L., et al., “Toward a Methodology for Manufacturability-Driven Design Rule Exploration,” DAC 2004, Jun. 7, 2004, San Diego, CA.
Chandra, et al., “An Interconnect Channel Design Methodology for High Performance Integrated Circuits”, 2004, IEEE, Carnegie Mellon University, pp. 1-6, Feb. 16, 2004.
Cheng, et al., “Feasibility Study of Splitting Pitch Technology on 45nm Contact Patterning with 0.93 Na”, 2007, SPIE Proceeding Series, vol. 6520; Feb. 25, 2007.
Chow, et al., “The Design of a SRAM-Based Field-Programmable Gate Array—Part II: Circuit Design and Layout”, 1999, IEEE, vol. 7 #3 pp. 321-330, Sep. 1, 1999.
Clark et al. “Managing Standby and Active Mode Leakage Power in Deep Sub-Micron Design”, Aug. 9, 2004, ACM.
Cobb et al. “Using OPC to Optimize for Image Slope and Improve Process Window”, 2003, SPIE vol. 5130, Apr. 16, 2003.
Devgan “Leakage Issues in IC Design: Part 3”, 2003, ICCAD, Nov. 9, 2003.
DeVOR, et al., “Statistical Quality Design and Control”, 1992, Macmillan Publishing Company, pp. 264-267, Jan. 3, 1992.
Dictionary.com, “channel,” in Collins English Dictionary—Complete & Unabridged 10th Edition. Source location: HarperCollins Publishers. Sep. 3, 2009.
Dusa, et al. “Pitch Doubling Through Dual Patterning Lithography Challenges in Integration and Litho Budgets”, 2007, SPIE Proceeding Series, vol. 6520; Feb. 25, 2007.
El-Gamal, “Fast, Cheap and Under Control:The Next Implementation Fabric”, Jun. 2, 2003, ACM Press, pp. 354-355.
Firedberg, et al., “Modeling Within-Field Gate Length Spatial Variation for Process-Design Co-Optimization,” 2005 Proc. of SPIE vol. 5756, pp. 178-188, Feb. 27, 2005.
Frankel, “Quantum State Control Interference Lithography and Trim Double Patterning for 32-16nm Lithography”, 2007, SPIE Proceeding Series, vol. 6520; Feb. 27, 2007.
Garg, et al. “Lithography Driven Layout Design”, 2005, IEEE VLSI Design 2005, Jan. 3, 2005.
Grobman et al. “Reticle Enhancement Technology Trends: Resource and Manufacturability Implications for the Implementation of Physical Designs” Apr. 1, 2001, ACM.
Grobman et al. “Reticle Enhancement Technology: Implications and Challenges for Physical Design” Jun. 18, 2001, ACM.
Gupta et al. “ Enhanced Resist and Etch CD Control by Design Perturbation”, Oct. 4, 2006, Society of Photo-Optical Instrumentation Engineers.
Gupta et al. “A Practical Transistor-Level Dual Threshold Voltage Assignment Methodology”, 2005, Sixth International Symposium on Quality Electronic Design (ISQED), Mar. 21, 2005.
Gupta et al. “Detailed Placement for Improved Depth of Focus and CD Control”, 2005, ACM, Jan. 18, 2005.
Gupta et al. “Joining the Design and Mask Flows for Better and Cheaper Masks”, Oct. 14, 2004, Society of Photo-Optical Instrumentation Engineers.
Gupta et al. “Manufacturing-Aware Physical Design”, ICCAD 2003, Nov. 9, 2003.
Gupta et al. “Selective Gate-Length Biasing for Cost-Effective Runtime Leakage Control”, Jun. 7, 2004, ACM.
Gupta et al. “Wafer Topography-Aware Optical Proximity Correction for Better DOF Margin and Cd Control”, Apr. 13, 2005, SPIE.
Gupta, Puneet, et al., “Manufacturing-aware Design Methodology for Assist Feature Correctness,” SPIE vol. 5756, May 13, 2005.
Ha et al., “Reduction in the Mask Error Factor by Optimizing the Diffraction Order of a Scattering Bar in Lithography,” Journal of the Korean Physical Society, vol. 46, No. 5, May 5, 2005, pp. 1213-1217.
Hakko, et al., “Extension of the 2D-TCC Technique to Optimize Mask Pattern Layouts,” 2008 Proc. of SPIE vol. 7028, 11 pages, Apr. 16, 2008.
Halpin et al., “Detailed Placement with Net Length Constraints,” Publication Year 2003, Proceedings of the 3rd IEEE International Workshop on System-on-Chip for Real-Time Applications, pp. 22-27, Jun. 30, 2003.
Hayashida, et al., “Manufacturable Local Interconnect technology Fully Compatible with Titanium Salicide Process”, Jun. 11, 1991, VMIC Conference.
Heng, et al., “A VLSI Artwork Legalization Technique Base on a New Criterion of Minimum Layout Perturbation”, Proceedings of 1997 International Symposium on Physical Design, pp. 116-121, Apr. 14, 1997.
Heng, et al., “Toward Through-Process Layout Quality Metrics”, Mar. 3, 2005, Society of Photo-Optical Instrumentation Engineers.
Hu, et al., “Synthesis and Placement Flow for Gain-Based Programmable Regular Fabrics”, Apr. 6, 2003, ACM Press, pp. 197-203.
Hur et al., “Mongrel: Hybrid Techniques for Standard Cell Placement,” Publication Year 2000, IEEE/ACM International Conference on Computer Aided Design, ICCAD-2000, pp. 165-170, Nov. 5, 2000.
Hutton, et al., “A Methodology for FPGA to Structured-ASIC Synthesis and Verification”, 2006, EDAA, pp. 64-69, Mar. 6, 2006.
Intel Core Microarchitecture White Paper “Introducing the 45 nm Next-Generation Intel Core Microarchitecture,” Intel Corporation, 2007 (best available publication date).
Jayakumar, et al., “A Metal and Via Maskset Programmable VLSI Design Methodology using PLAs”, 2004, IEEE, pp. 590-594, Nov. 7, 2004.
Jhaveri, T. et al., Maximization of Layout Printability/Manufacturability by Extreme Layout Regularity, Proc. of the SPIE vol. 6156, Feb. 19, 2006.
Kang, S.M., Metal-Metal Matrix (M3) for High-Speed Mos VLSI Layout, IEEE Trans. On Cad, vol. CAD-6, No. 5, Sep. 1, 1987.
Kawashima, et al., “Mask Optimization for Arbitrary Patterns with 2D-TCC Resolution Enhancement Technique,” 2008 Proc. of SPIE vol. 6924, 12 pages, Feb. 24, 2008.
Kheterpal, et al., “Design Methodology for Ic Manufacturability Based on Regular Logic-Bricks”, DAC, Jun. 13, 2005, IEEE/AMC, vol. 6520.
Kheterpal, et al., “Routing Architecture Exploration for Regular Fabrics”, DAC, Jun. 7, 2004, ACM Press, pp. 204-207.
Kim, et al., “Double Exposure Using 193nm Negative Tone Photoresist”, 2007, SPIE Proceeding Series, vol. 6520; Feb. 25, 2007.
Kim, et al., “Issues and Challenges of Double Patterning Lithography in DRAM”, 2007, SPIE Proceeding Series, vol. 6520; Feb. 25, 2007.
Koorapaty, et al., “Exploring Logic Block Granularity for Regular Fabrics”, 2004, IEEE, pp. 1-6, Feb. 16, 2004.
Koorapaty, et al., “Heterogeneous Logic Block Architectures for Via-Patterned Programmable Fabric”, 13th International Conference on Field Programmable Logic and Applications (FPL) 2003, Lecture Notes in Computer Science (LNCS), Sep. 1, 2003, Springer-Verlag, vol. 2778, pp. 426-436.
Koorapaty, et al., “Modular, Fabric-Specific Synthesis for Programmable Architectures”, 12th International Conference on Field Programmable Logic and Applications (FPL—2002, Lecture Notes in Computer Science (LNCS)), Sep. 2, 2002, Springer-Verlag, vol. 2438 pp. 132-141.
Kuh et al., “Recent Advances in VLSI Layout,” Proceedings of the IEEE, vol. 78, Issue 2, pp. 237-263, Feb. 1, 1990.
Lavin et al. “Backend DAC Flows for “Restrictive Design Rules””, 2004, IEEE, Nov. 7, 2004.
Li, et al., “A Linear-Centric Modeling Approach to Harmonic Balance Analysis”, 2002, IEEE, pp. 1-6, Mar. 4, 2002.
Li, et al., “Nonlinear Distortion Analysis Via Linear-Centric Models”, 2003, IEEE, pp. 897-903, Jan. 21, 2003.
Liebmann et al., “Integrating DfM Components into a Cohesive Design-to-Silicon Solution,” Proc. SPIE 5756, Design and Process Integration for Microelectronic Manufacturing III, Feb. 27, 2005.
Liebmann et al., “Optimizing Style Options for Sub-Resolution Assist Features,” Proc. of SPIE vol. 4346, Feb. 25, 2001, pp. 141-152.
Liebmann, et al., “High-Performance Circuit Design for the RET-Enabled 65nm Technology Node”, Feb. 26, 2004, SPIE Proceeding Series, vol. 5379 pp. 20-29.
Liebmann, L. W., Layout Impact of Resolution Enhancement Techniques: Impediment or Opportunity?, International Symposium on Physical Design, Apr. 6, 2003.
Liu et al., “Double Patterning with Multilayer Hard Mask Shrinkage for Sub 0.25 k1 Lithography,” Proc. SPIE 6520, Optical Microlithography XX, Feb. 25, 2007.
Mansfield et al., “Lithographic Comparison of Assist Feature Design Strategies,” Proc. of SPIE vol. 4000, Feb. 27, 2000, pp. 63-76.
Miller, “Manufacturing-Aware Design Helps Boost IC Yield”, Sep. 9, 2004, http://www.eetimes.com/showArticle.jhtml?articleID=47102054.
Mishra, P., et al., “FinFET Circuit Design,” Nanoelectronic Circuit Design, pp. 23-54, Dec. 21, 2010.
Mo, et al., “Checkerboard: a Regular Structure and its Synthesis, International Workshop on Logic and Synthesis”, Department of Electrical Engineering and Computer Sciences, Uc Berkeley, California, pgs. 1-7, Jun. 1, 2003.
Mo, et al., “PLA-Based Regular Structures and Their Synthesis”, Department of Electrical Engineering and Computer Sciences, IEEE, pp. 723-729, Jun. 1, 2003.
Mo, et al., “Regular Fabrics in Deep Sub-Micron Integrated-Circuit Design”, Kluwer Academic Publishers, Entire Book, Jun. 1, 2002.
Moore, Samuel K., “Intel 45-nanometer Penryn Processors Arrive,” Nov. 13, 2007, IEEE Spectrum, http://spectrum.ieee.org/semiconductors/design/intel45nanometer-penryn-processors-arrive.
Mutoh et al. “1-V Power Supply High-Speed Digital Circuit Technology with Multithreshold-Voltage CMOS”, 1995, IEEE, Aug. 1, 1995.
Op de Beek, et al., “Manufacturability issues with Double Patterning for 50nm half pitch damascene applications, using RELACS® shrink and corresponding OPC”, 2007, Spie Proceeding Series, vol. 6520; Feb. 25, 2007.
Or-Bach, “Programmable Circuit Fabrics”, Sep. 18, 2001, e-Asic, pp. 1-36.
Otten, et al., “Planning for Performance”, DAC 1998, ACM Inc., pp. 122-127, Jun. 15, 1998.
Pack et al. “Physical & Timing Verification of Subwavelength-Scale Designs-Part I: Lithography Impact on MOSFETs”, 2003, SPIE vol. 5042, Feb. 23, 2003.
Pandini, et al., “Congestion-Aware Logic Synthesis”, 2002, IEEE, pp. 1-8, Mar. 4, 2002.
Pandini, et al., “Understanding and Addressing the Impact of Wiring Congestion During Technology Mapping”, ISPD Apr. 7, 2002, ACM Press, pp. 131-136.
Patel, et al., “An Architectural Exploration of Via Patterned Gate Arrays, ISPD 2003”, Apr. 6, 2003, pp. 184-189.
Pham, D., et al., “Finfet Device Junction Formation Challenges,” 2006 International Workshop on Junction Technology, pp. 73-77, Aug. 1, 2006.
Pileggi, et al., “Exploring Regular Fabrics to Optimize the Performance-Cost Trade-Offs, Proceedings of the 40th ACM/IEEE Design Automation Conference (DaC) 2003”, Jun. 2, 2003, ACM Press, pp. 782-787.
Poonawala, et al., “ILT for Double Exposure Lithography with Conventional and Novel Materials”, 2007, SPIE Proceeding Series, vol. 6520; Feb. 25, 2007.
Qian et al. “Advanced Physical Models for Mask Data Verification and Impacts on Physical Layout Synthesis” 2003 IEEE, Mar. 24, 2003.
Ran, et al., “An Integrated Design Flow for a Via-Configurable Gate Array”, 2004, IEEE, pp. 582-589, Nov. 7, 2004.
Ran, et al., “Designing a Via-Configurable Regular Fabric”, Custom Integrated Circuits Conference (CICC). Proceedings of the IEEE, Oct. 1, 2004, pp. 423-426.
Ran, et al., “On Designing Via-Configurable Cell Blocks for Regular Fabrics” Proceedings of the Design Automation Conference (DAC) 2004, Jun. 7, 2004, ACM Press, s 198-203.
Ran, et al., “The Magic of a Via-Configurable Regular Fabric”, Proceedings of the IEEE International Conference on Computer Design (ICCD) Oct. 11, 2004.
Ran, et al., “Via-Configurable Routing Architectures and Fast Design Mappability Estimation for Regular Fabrics”, 2005, IEEE, pp. 25-32, Sep. 1, 2006.
Reis, et al., “Physical Design Methodologies for Performance Predictability and Manufacturability”, Apr. 14, 2004, ACM Press, pp. 390-397.
Robertson, et al., “The Modeling of Double Patterning Lithographic Processes”, 2007, SPIE Proceeding Series, vol. 6520; Feb. 25, 2007.
Rosenbluth, et al., “Optimum Mask and Source Patterns to Print a Given Shape,” 2001 Proc. of SPIE vol. 4346, pp. 486-502, Feb. 25, 2001.
Rovner, “Design for Manufacturability in Via Programmable Gate Arrays”, May 1, 2003, Graduate School of Carnegie Mellon University.
Sengupta, “An Integrated CAD Framework Linking Vlsi Layout Editors and Process Simulators”, 1998, Thesis for Rice University, pp. 1-101, Nov. 1, 1998.
Sengupta, et al., “An Integrated CAD Framework Linking VLSI Layout Editors and Process Simulators”, 1996, SPIE Proceeding Series, vol. 2726; pp. 244-252, Mar. 10, 1996.
Sherlekar, “Design Considerations for Regular Fabrics”, Apr. 18, 2004, ACM Press, pp. 97-102.
Shi et al., “Understanding the Forbidden Pitch and Assist Feature Placement,” Proc. of SPIE vol. 4562, pp. 968-979, Mar. 11, 2002.
Smayling et al., “APF Pitch Halving for 22 nm Logic Cells Using Gridded Design Rules,” Proceedings of SPIE, USA, vol. 6925, Jan. 1, 2008, pp. 69251E-1-69251E-7.
Socha, et al., “Simultaneous Source Mask Optimization (SMO),” 2005 Proc. of SPIE vol. 5853, pp. 180-193, Apr. 13, 2005.
Sreedhar et al. “Statistical Yield Modeling for Sub-Wavelength Lithography”, 2008 IEEE, Oct. 28, 2008.
Stapper, “Modeling of Defects in Integrated Circuit Photolithographic Patterns”, Jul. 1, 1984, IBM, vol. 28 # 4, pp. 461-475.
Taylor, et al., “Enabling Energy Efficiency in Via-Patterned Gate Array Devices”, Jun. 7, 2004, ACM Press, pp. 874-877.
Tian et al. “Model-Based Dummy Feature Placement for Oxide Chemical—Mechanical Polishing Manufacturability” IEEE, vol. 20, Issue 7, Jul. 1, 2001.
Tong, et al., “Regular Logic Fabrics for a Via Patterned Gate Array (VPGA), Custom Integrated Circuits Conference”, Sep. 21, 2003, Proceedings of the IEEE, pp. 53-56.
Vanleenhove, et al., “A Litho-Only Approach to Double Patterning”, 2007, SPIE Proceeding Series, vol. 6520; Feb. 25, 2007.
Wang, et al., “Performance Optimization for Gridded-Layout Standard Cells”, vol. 5567 SPIE, Sep. 13, 2004.
Wang, J. et al., Standard Cell Layout with Regular Contact Placement, IEEE Trans. on Semicon. Mfg., vol. 17, No. 3, Aug. 9, 2004.
Webb, Clair, “45nm Design for Manufacturing,” Intel Technology Journal, vol. 12, Issue 02, Jun. 17, 2008, ISSM 1535-864X, pp. 121-130.
Webb, Clair, “Layout Rule Trends and Affect upon CPU Design”, vol. 6156 SPIE, Feb. 19, 2006.
Wenren, et al., “The Improvement of Photolithographic Fidelity of Two-dimensional Structures Though Double Exposure Method”, 2007, SPIE Proceeding Series, vol. 6520; Feb. 25, 2007.
Wilcox, et al., “Design for Manufacturability: A Key to Semiconductor Manufacturing Excellence”, 1998 IEEE, pp. 308-313, Sep. 23, 1998.
Wong, et al., “Resolution Enhancement Techniques and Design for Manufacturability: Containing and Accounting for Variabilities in Integrated Circuit Creation,” J. Micro/Nanolith. MEMS MOEMS, Sep. 27, 2007, vol. 6(3), 2 pages.
Wu, et al., “A Study of Process Window Capabilities for Two-dimensional Structures under Double Exposure Condition”, 2007, SPIE Proceeding Series, vol. 6520; Feb. 25, 2007.
Xiong, et al., “The Constrained Via Minimization Problem for PCB and VLSI Design”, 1988 ACM Press/IEEE, pp. 573-578, Jun. 12, 1998.
Yamamaoto, et al., “New Double Exposure Technique without Alternating Phase Shift Mask”, SPIE Proceeding Series, vol. 6520; Feb. 25, 2007.
Yamazoe, et al., “Resolution Enhancement by Aerial Image Approximation with 2D-TCC,” 2007 Proc. of SPIE vol. 6730, 12 pages, Sep. 17, 2007.
Yang, et al., “Interconnection Driven VLSI Module Placement Based on Quadratic Programming and Considering Congestion Using LFF Principles”, 2004 IEEE, pp. 1243-1247, Jun. 27, 2004.
Yao, et al., “Multilevel Routing With Redundant Via Insertion”, Oct. 23, 2006, IEEE, pp. 1148-1152.
Yu, et al., “True Process Variation Aware Optical Proximity Correction with Variational Lithography Modeling and Model Calibration,” J. Micro/Nanolith. MEMS MOEMS, Sep. 11, 2007, vol. 6(3), 16 pages.
Zheng, et al.“Modeling and Analysis of Regular Symmetrically Structured Power/Ground Distribution Networks”, DAC, Jun. 10, 2002, ACM Press, pgs. 395-398.
Zhu, et al., “A Stochastic Integral Equation Method for Modeling the Rough Surface Effect on Interconnect Capacitance”, 2004 IEEE, Nov. 7, 2004.
Zhu, et al., “A Study of Double Exposure Process Design with Balanced Performance Parameters for Line/Space Applications”, 2007, SPIE Proceeding Series, vol. 6520; Feb. 25, 2007.
Zuchowski, et al., “A Hybrid ASIC and FPGA Architecture”, 2003 IEEE, pp. 187-194, Nov. 10, 2002.
Alam, Syed M. et al., “A Comprehensive Layout Methodology and Layout-Specific Circuit Analyses for Three-Dimensional Integrated Circuits,” Mar. 21, 2002.
Alam, Syed M. et al., “Layout-Specific Circuit Evaluation in 3-D Integrated Circuits,” May 1, 2003.
Aubusson, Russel, “Wafer-Scale Integration of Semiconductor Memory,” Apr. 1, 1979.
Bachtold, “Logic Circuits with Carbon,” Nov. 9, 2001.
Baker, R. Jacob, “CMOS: Circuit Design, Layout, and Simulation (2nd Edition),” Nov. 1, 2004.
Baldi et al., “A Scalable Single Poly EEPROM Cell for Embedded Memory Applications,” pp. 1-4, Fig. 1, Sep. 1, 1997.
Cao, Ke, “Design for Manufacturing (DFM) in Submicron VLSI Design,” Aug. 1, 2007.
Capodieci, Luigi, “From Optical Proximity Correction to Lithography-Driven Physical Design (1996-2006): 10 years of Resolution Enhancement Technology and the roadmap enablers for the next decade,” Proc. SPIE 6154, Optical Microlithography XIX, 615401, Mar. 20, 2006.
Chang, Leland et al., “Stable SRAM Cell Design for the 32 nm Node and Beyond,” Jun. 16, 2005.
Cheung, Peter, “Layout Design,” Apr. 4, 2004.
Chinnery, David, “Closing the Gap Between ASIC & Custom: Tools and Techniques for High-Performance ASIC Design,” Jun. 30, 2002.
Chou, Dyiann et al., “Line End Optimization through Optical Proximity Correction (OPC): A Case Study,” Feb. 19, 2006.
Clein, Dan, “CMOS IC Layout: Concepts, Methodologies, and Tools,” Dec. 22, 1999.
Cowell, “Exploiting Non-Uniform Access Time,” Jul. 1, 2003.
Das, Shamik, “Design Automation and Analysis of Three-Dimensional Integrated Circuits,” May 1, 2004.
Dehaene, W. et al., “Technology-Aware Design of SRAM Memory Circuits,” Mar. 1, 2007.
Deng, Liang et al., “Coupling-aware Dummy Metal Insertion for Lithography,” p. 1, col. 2, Jan. 23, 2007.
Devoivre et al., “Validated 90nm CMOS Technology Platform with Low-k Copper Interconnects for Advanced System-on-Chip (SoC),” Jul. 12, 2002.
Enbody, R. J., “Near-Optimal n-Layer Channel Routing,” Jun. 29, 1986.
Ferretti, Marcos et al., “High Performance Asynchronous Asic Back-End Design Flow Using Single-Track Full-Buffer Standard Cells,” Apr. 23, 2004.
Garg, Manish et al., “Litho-driven Layouts for Reducing Performance Variability,” p. 2, Figs. 2b-2c, May 23, 2005.
Greenway, Robert et al., “32nm 1-D Regular Pitch SRAM Bitcell Design for Interference-Assisted Lithography,” Oct. 6, 2008.
Gupta et al., “Modeling Edge Placement Error Distribution in Standard Cell Library,” Feb. 23, 2006.
Grad, Johannes et al., “A standard cell library for student projects,” Proceedings of the 2003 IEEE International Conference on Microelectronic Systems Education, Jun. 2, 2003.
Hartono, Roy et al., “Active Device Generation for Automatic Analog Layout Retargeting Tool,” May 13, 2004.
Hartono, Roy et al., “IPRAIL—Intellectual Property Reuse-based Analog IC Layout Automation,” Mar. 17, 2003.
Hastings, Alan, “The Art of Analog Layout (2nd Edition),” Jul. 4, 2005.
Hurat et al., “A Genuine Design Manufacturability Check for Designers,” Feb. 19, 2006.
Institute of Microelectronic Systems, “Digital Subsystem Design,” Oct. 13, 2006.
Ishida, M. et al., “A Novel 6T-SRAM Cell Technology Designed with Rectangular Patterns Scalable beyond 0.18 pm Generation and Desirable for Ultra High Speed Operation,” IEDM 1998, Dec. 6, 1998.
Jakusovszky, “Linear IC Parasitic Element Simulation Methodology,” Oct. 1, 1993.
Jangkrajarng, Nuttorn et al., “Template-Based Parasitic-Aware Optimization and Retargeting of Analog and RF Integrated Circuit Layouts,” Nov. 5, 2006.
Kahng, Andrew B., “Design Optimizations Dac-2006 DFM Tutorial, part V),” Jul. 24, 2006.
Kang, Sung-Mo et al., “CMOS Digital Integrated Circuits Analysis & Design,” Oct. 29, 2002.
Kottoor, Mathew Francis, “Development of a Standard Cell Library based on Deep Sub-Micron SCMOS Design Rules using Open Source Software (MS Thesis),” Aug. 1, 2005.
Kubicki, “Intel 65nm and Beyond (or Below): IDF Day 2 Coverage (available at http://www.anandtech.com/show/1468/4),” Sep. 9, 2004.
Kuhn, Kelin J., “Reducing Variation in Advanced Logic Technologies: Approaches to Process and Design for Manufacturability of Nanoscale CMOS,” p. 27, Dec. 12, 2007.
Kurokawa, Atsushi et al., “Dummy Filling Methods for Reducing Interconnect Capacitance and Number of Fills, Proc. of ISQED,” pp. 586-591, Mar. 21, 2005.
Lavin, Mark, “Open Access Requirements from RDR Design Flows,” Nov. 11, 2004.
Liebmann, Lars et al., “Layout Methodology Impact of Resolution Enhancement Techniques,” pp. 5-6, Apr. 6, 2003.
Liebmann, Lars et al., “TCAD development for lithography resolution enhancement,” Sep. 1, 2001.
Lin, Chung-Wei et al., “Recent Research and Emerging Challenges in Physical Design for Manufacturability/Reliability,” Jan. 26, 2007.
Mccullen, Kevin W., “Layout Techniques for Phase Correct and Gridded Wiring,” pp. 13, 17, Fig. 5, Dec. 1, 2006.
Mosis, “Design Rules Mosis Scalable Cmos (SCMOS) (Revision 8.00),” Oct. 4, 2004.
Mosis, “MOSIS Scalable CMOS (SCMOS) Design Rules (Revision 7.2),” Jan. 1, 1995.
Muta et al., “Manufacturability-Aware Design of Standard Cells,” pp. 2686-2690, Figs. 3, 12, Dec. 1, 2007.
Na, Kee-Yeol et al., “A Novel Single Polysilicon Eeprom Cell With a Polyfinger Capacitor,” Nov. 30, 2007.
Pan et al., “Redundant Via Enhanced Maze Routing for Yield Improvement,” DAC 2005, Jan. 18, 2005.
Park, Tae Hong, “Characterization and Modeling of Pattern Dependencies in Copper Interconnects for Integrated Circuits,” Ph.D. Thesis, MIT, May 24, 2002.
Patel, Chetan, “An Architectural Exploration of Via Patterned Gate Arrays (CMU Master's Project),” May 1, 2003.
Pease, R. Fabian et al., “Lithography and Other Patterning Techniques for Future Electronics,” IEEE 2008, vol. 96, Issue 2, Jan. 16, 2008.
Serrano, Diego Emilio, Pontificia Universidad Javeriana Facultad De Ingenieria, Departamento De Electronica, “Diseño De Multiplicador 4 X 8 en VLSI, Introduccion al VLSI,” 2006 (best available publication date).
Pramanik, “Impact of layout on variability of devices for sub 90nm technologies,” 2004 (best available publication date).
Pramanik, Dipankar et al., “Lithography-driven layout of logic cells for 65-nm node (SPIE Proceedings vol. 5042),” Jul. 10, 2003.
Roy et al., “Extending Aggressive Low-K1 Design Rule Requirements for 90 and 65 Nm Nodes Via Simultaneous Optimization of Numerical Aperture, Illumination and Optical Proximity Correction,” J.Micro/Nanolith, MEMS MOEMS, 4(2), 023003, Apr. 26, 2005.
Saint, Christopher et al., “IC Layout Basics: A Practical Guide,” Chapter 3, Nov. 5, 2001.
Saint, Christopher et al., “IC Mask Design: Essential Layout Techniques,” May 24, 2002.
Scheffer, “Physical CAD Changes to Incorporate Design for Lithography and Manufacturability,” Feb. 4, 2004.
Smayling, Michael C., “Part 3: Test Structures, Test Chips, In-Line Metrology & Inspection,” Jul. 24, 2006.
Spence, Chris, “Full-Chip Lithography Simulation and Design Analysis: How OPC is changing IC Design, Emerging Lithographic Technologies IX,” May 6, 2005.
Subramaniam, Anupama R., “Design Rule Optimization of Regular layout for Leakage Reduction in Nanoscale Design,” pp. 474-478, Mar. 24, 2008.
Tang, C. W. et al., “A compact large signal model of Ldmos,” Solid-State Electronics 46(2002) 2111-2115, May 17, 2002.
Taylor, Brian et al., “Exact Combinatorial Optimization Methods for Physical Design of Regular Logic Bricks,” Jun. 8, 2007.
Tian, Ruiqi et al., “Dummy Feature Placement for Chemical-Mechanical Uniformity in a Shallow Trench Isolation Process,” IEEE Trans. On Computer-Aided Design of Integrated Circuits and Systems, vol. 21, no. 1, pp. 63-71, Jan. 1, 2002.
Tian, Ruiqi et al., “Proximity Dummy Feature Placement and Selective Via Sizing for Process Uniformity in a Trench-First-Via-Last Dual-Inlaid Metal Process,” Proc. of IITC, pp. 48-50, Jun. 6, 2001.
Torres, J. A. et al., “RET Compliant Cell Generation for sub-130nm Processes,” SPIE vol. 4692, Mar. 6, 2002.
Uyemura, John P., “Introduction to VLSI Circuits and Systems,” Chapters 2, 3, 5, and Part 3, Jul. 30, 2001.
Uyemura, John, “Chip Design for Submicron VLSI: CMOS Layout and Simulation,” Chapters 2-5, 7-9, Feb. 8, 2005.
Verhaegen et al., “Litho Enhancements for 45nm-nod MuGFETs,” Aug. 1, 2005.
Wong, Ban P., “Bridging the Gap between Dreams and Nano-Scale Reality (Dac-2006 Dfm Tutorial),” Jul. 28, 2006.
Wang, Dunwei et al., “Complementary Symmetry Silicon Nanowire Logic: Power-Efficient Inverters with Gain,” Aug. 17, 2006.
Wang, Jun et al., “Effects of grid-placed contacts on circuit performance,” pp. 135-139, Figs. 2, 4-8, Feb. 28, 2003.
Wang, Jun et al., “Standard cell design with regularly placed contacts and gates (SPIE vol. 5379),” Feb. 22, 2004.
Wang, Jun et al., “Standard cell design with resolution-enhancement-techniquedriven regularly placed contacts and gates,” J. Micro/Nanolith, MEMS MOEMS, 4(1), 013001, Mar. 16, 2005.
Watson, Bruce, “Challenges and Automata Applications in Chip-Design Software,” pp. 38-40, Jul. 16, 2007.
Weste, Neil et al., “CMOS VLSI Design: A Circuits and Systems Perspective, 3rd Edition,” May 21, 2004.
Wingerden, Johannes van, “Experimental verification of improved printability for litho-driven designs,” Mar. 14, 2005.
Wong, Alfred K., “Microlithography: Trends, Challenges, Solutions and Their Impact on Design,” Micro IEEE vol. 23, Issue 2, Apr. 29, 2003.
Xu, Gang, “Redundant-Via Enhanced Maze Routing for Yield Improvement,” Proceedings of ASP-DAC 2005, Jan. 18, 2005.
Yang, Jie, “Manufacturability Aware Design,” pp. 93, 102, Fig. 5.2, Jan. 16, 2008.
Yongshun, Wang et al., “Static Induction Devices with Planar Type Buried Gate,” Chinese Journal of Semiconductors, vol. 25, No. 2, Feb. 1, 2004.
Zobrist, George (editor), “Progress in Computer Aided VLSI Design: Implementations (Ch. 5),” Ablex Publishing Corporation, Feb. 1, 1990.
Petley, Graham, “VLSI and ASIC Technology Standard Cell Library Design,” from website www.vlsitechnology.org, Jan. 11, 2005.
Liebmann, Lars, et al., “Layout Optimization at the Pinnacle of Optical Lithography,” Design and Process Integration for Microelectronic Manufacturing II, Proceedings of SPIE vol. 5042, Jul. 8, 2003.
Related Publications (1)
Number Date Country
20140367799 A1 Dec 2014 US
Provisional Applications (4)
Number Date Country
61036460 Mar 2008 US
61042709 Apr 2008 US
61045953 Apr 2008 US
61050136 May 2008 US
Continuations (3)
Number Date Country
Parent 13741305 Jan 2013 US
Child 14476511 US
Parent 12753798 Apr 2010 US
Child 13741305 US
Parent 12402465 Mar 2009 US
Child 12753798 US