Claims
- 1. A semiconductor circuit, comprising:
a first semiconductor chip having contact points for connecting to other components of a system containing said first semiconductor chip; and a second semiconductor chip removably disposed on said first semiconductor chip and augments said first semiconductor component in terms of at least one of function and power, some of said contact points of said first semiconductor chip connected to said second semiconductor chip.
- 2. The semiconductor circuit according to claim 1, wherein said second semiconductor chip contains components that are necessary for emulating said first semiconductor chip.
- 3. The semiconductor circuit according to claim 1, wherein control of said second semiconductor chip, writing data to said second semiconductor chip and reading the data from said second semiconductor chip are effected through said contact points of said first semiconductor chip, and through said contact points said first semiconductor chip is connected to input and output terminals of the system containing said first semiconductor chip.
- 4. The semiconductor circuit according to claim 3, wherein the control of said second semiconductor chip, the writing of the data to said second semiconductor chip and the reading of the data from said second semiconductor chip are effected through a JTAG interface which can also be used for other purposes.
- 5. The semiconductor circuit according to claim 3, wherein the control of said second semiconductor chip, the writing of the data to said second semiconductor chip and the reading of the data from said second semiconductor chip are effected through a NEXUS interface.
- 6. The semiconductor circuit according to claim 1, wherein said second semiconductor chip has contacts points connected to said contact points of said first semiconductor chip, said second semiconductor chip having no additional contact points.
- 7. The semiconductor circuit according to claim 1, wherein said second semiconductor chip has a smaller area than said first semiconductor chip.
- 8. The semiconductor circuit according to claim 1, wherein said second semiconductor chip is mounted onto said first semiconductor chip using flip-chip technology.
- 9. The semiconductor circuit according to claim 1, wherein said first semiconductor chip can be operated either with or without said second semiconductor chip.
- 10. The semiconductor circuit according to claim 1, further comprising a housing containing said first semiconductor chip and said second semiconductor chip.
- 11. A semiconductor circuit, comprising:
a semiconductor chip having contact points for connecting to other components of a system containing said semiconductor chip, some of said contact points provided for connecting to a further semiconductor chip, said further semiconductor chip being removably disposed on said semiconductor chip and augments said semiconductor chip in terms of at least one of function and power.
- 12. The semiconductor circuit according to claim 11, wherein said further semiconductor chip contains components that are necessary for emulating said semiconductor chip.
- 13. The semiconductor circuit according to claim 11, wherein control of the further semiconductor chip, writing data to the further semiconductor chip and reading the data from the further semiconductor chip are effected through said contact points of said semiconductor chip, and through said contact points said semiconductor chip is connected to input and output terminals of the system containing said semiconductor chip.
- 14. The semiconductor circuit according to claim 13, wherein the control of the further semiconductor chip, the writing of the data to the further semiconductor chip and the reading of the data from the further semiconductor chip are effected through a JTAG interface which can also be used for other purposes.
- 15. The semiconductor circuit according to claim 13, wherein the control of the further semiconductor chip, the writing of the data to the further semiconductor chip and the reading of the data from the further semiconductor chip are effected through a NEXUS interface.
- 16. The semiconductor circuit according to claim 11, wherein the further semiconductor chip has contacts points connected to said contact points of said semiconductor chip, said further semiconductor chip having no additional contact points.
- 17. The semiconductor circuit according to claim 11, wherein the further second semiconductor chip has a smaller area than said semiconductor chip.
- 18. The semiconductor circuit according to claim 11, wherein the further semiconductor chip is mounted onto said semiconductor chip using flip-chip technology.
- 19. The semiconductor circuit according to claim 11, wherein said semiconductor chip can be operated either with or without the further semiconductor chip.
- 20. The semiconductor circuit according to claim 11, further comprising a housing containing said semiconductor chip and the further semiconductor chip.
Priority Claims (1)
Number |
Date |
Country |
Kind |
100 30 994.1 |
Jun 2000 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE01/02174, filed Jun. 12, 2001, which designated the United States and was not published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE01/02174 |
Jun 2001 |
US |
Child |
10331535 |
Dec 2002 |
US |