This application claims the benefit under 35 U.S.C. § 119(a) of European Application No. 21209345.4 filed Nov. 19, 2021, the contents of which are incorporated by reference herein in their entirety.
The present disclosure relates to a semiconductor device and a method of manufacturing such semiconductor device.
A package where heat occurs at both sides of the device are known. Such packages are, for example, embedded packages, SRD dual cool packages, source down packages or inverted packages. Those packages are either difficult to manufacture or are not transferring heat efficiently to both sides of the package.
Accordingly, it is a goal of the present disclosure to provide an improved thermal performance of a semiconductor device. Furthermore the present disclosure will provide a cost effective alternative to using ceramic substrates and bare die. Also power density will improve due to PCB temperature reduction which will allow to place components closer.”
According to a first example of the disclosure, a semiconductor device consisting of a package with a first surface side and a second surface side opposite to the first surface side. The package comprising at least one semiconductor structure and a group of terminals, wherein the group of terminals is connected to the at least one semiconductor structure and mounted and exposed on the first surface side of the package. The package further comprising at least one heat slug mounted and exposed on the second surface side of the package, and at least one feedthrough wire in the package such that the feed through wire electrically connects with the at least one heat slug.
Preferably the semiconductor structure is a transistor.
Preferably the semiconductor structure is a cascode, preferably the cascode comprises a high-electron-mobility transistor and a metal-oxide semiconductor field-effect transistor, wherein a source terminal of the high-electron-mobility transistor is electrically connected to a drain terminal of the metal-oxide semiconductor field-effect transistor, and where a gate terminal of the high-electron-mobility transistor is electrically connected to a source terminal of the metal-oxide semiconductor field-effect transistor.
Preferably the semiconductor structures form a half bridge.
Preferably a first terminal is connected to the drain terminal of the high-electron-mobility transistor of a first cascode, a second terminal is electrically connected to the gate terminal of the metal-oxide semiconductor field-effect transistor of the first cascode, a third terminal is electrically connected to the source terminal of the metal-oxide semiconductor field-effect transistor and the gate terminal of the high-electron-mobility transistor of the first cascode and the drain terminal of the high-electron-mobility transistor of a second cascode, a fourth terminal is electrically connected to the gate terminal of the metal-oxide semiconductor field-effect transistor of the second cascode and the fifth terminal is electrically connected to the source terminal of the metal-oxide semiconductor field-effect transistor and the gate terminal of the high-electron-mobility transistor of the second cascode, wherein the third terminal is electrically connected with a first heat slug and the fifth terminal is electrically connected to a second heat slug.
According to a second example of the disclosure a method of manufacturing the semiconductor device according to the disclosure is proposed, the method comprising steps of:
The disclosure will now be discussed with reference to the drawings, which show in:
For a proper understanding of the disclosure, in the detailed description below corresponding elements or parts of the disclosure will be denoted with identical reference numerals in the drawings. Throughout a whole application reference numerals will refer to:
The disclosure is a method of assembling a source down semiconductor package with top and bottom exposed terminals using package polishing, down bonding and Cu printing method to form, preferably, HEMT gate to FET source connections.
The method is applicable in either a standard or a half bridge configuration GaN cascode or a standard products using clip bonding method, where one or two polarities located in either top or bottom of a die such as vertical products. The concept is designed for a standard dual cool package, it can also apply to a standard source down package. The person skilled in the art will know that the present disclosure may be applied to other semiconductor devices.
Source down power packages are becoming famous due to better performance it can contribute which results in low parasitic inductance, lower package resistance and high current.
Combining a source down package with a top cooled drain (or source/gate) will increase advantage on thermal performance, either by adding heatsink on top of it, or using a water/air cooling system.
Other known advantages of introducing a source down cool package are a cost effective alternative to using ceramic substrates and bare dies, as in demanding applications such as EPS it allows the use of FR4 PCB's instead of bare die modules.
Also it is a potential alternative to bare die modules in BRM systems (10-20 kW) which requires a water cooling system.
Furthermore, it improves a power density, especially in dual redundant systems. Cooling HEMTs or MOSFETs from the top helps to reduce the PCB temperature. Lower PCB temperatures allows components to be placed closer to the MOSFETs.
The figures depict an example of a semiconductor device according to the disclosure. It consists of a package (reference numeral 7) with a first surface side 7a and a second surface side 7b opposite to the first surface side 7a. The first surface side 7a can be the lower or bottom surface side of the package 7, whereas the second surface side 7b can be the upper or top surface side of the package 7. The package 7 further comprises at least one semiconductor structure (indicated with reference numerals 3 and 4), such as a power transistor or a half bridge, and a group of terminals 8 (10). The group of terminals 8 (10) is connected to the at least one semiconductor structure 3, 4 and are mounted and exposed on the first surface side 7a of the package 7.
In an example shown in
The semiconductor device, as described hereinbefore, will allow to transfer heat to both sides of a package which will allow heat dissipation more efficient. It is especially important in power devices such as a half bridge.
Preferably the semiconductor structure is a cascode. Even more preferably the cascode comprises a high-electron-mobility transistor and a metal-oxide semiconductor field-effect transistor, wherein a source terminal of the high-electron-mobility transistor is electrically connected to a drain terminal of the metal-oxide semiconductor field-effect transistor, and where a gate terminal of the high-electron-mobility transistor is electrically connected to a source terminal of the metal-oxide semiconductor field-effect transistor.
In yet another example a first terminal is connected to the drain terminal of the high-electron-mobility transistor of a first cascode. A second terminal is electrically connected to the gate terminal of the metal-oxide semiconductor field-effect transistor of the first cascode. A third terminal is electrically connected to the source terminal of the metal-oxide semiconductor field-effect transistor and the gate terminal of the high-electron-mobility transistor of the first cascode and the drain terminal of the high-electron-mobility transistor of a second cascode. A fourth terminal is electrically connected to the gate terminal of the metal-oxide semiconductor field-effect transistor of the second cascode and the fifth terminal is electrically connected to the source terminal of the metal-oxide semiconductor field-effect transistor and the gate terminal of the high-electron-mobility transistor of the second cascode, wherein the third terminal is electrically connected with a first heat slug and the fifth terminal is electrically connected to a second heat slug.
Below a method according to the disclosure is presented for manufacturing the semiconductor device as described hereinbefore. In a first step, denoted as step a, a lead frame 1 is prepared as shown in
During a second step, step b, at least one first semiconductor structure 3 each having a first surface side 3a and a second surface side 3b opposite from the first surface side 3a, is placed with its second surface side 3b on the first surface side 1a of the lead frame 1, as it is shown in
Next, step c of the method according to the disclosure is performed, wherein at least one heat slug 5 is placed on the first surface side 3a-4a of the at least one semiconductor structure 3, 4. This is shown in
During a further step, denoted as step d of the method according to the disclosure, at least one feedthrough wire 6 is down bonded on at least one terminal on the second surface side 1b of the lead frame 1, as it is shown in
Next, during step e of the method according to the disclosure, a package 7 is made by molding the lead frame 1, the at least one semiconductor structure 3, 4, the at least one heat slug 5 and the at least one feedthrough wire 6 into a package having a first surface side 7a and a second surface side 7b opposite to the first surface side 7a. The package 7 thus obtained is shown in
During a next step of the method according to the disclosure, denoted as step f, the at least one feedthrough wire 6 and the at least one the heat slug 5 are exposed from the first surface side 7a. This step f is performed by removing a layer of material from the first surface side 7a of the package 7. Preferably it is done by polishing of the first (top) surface side 7a of a package 7.
During a following step g of the method according to the disclosure, the forming of an electrical connection is performed. This electrical connection is formed by printing a copper deposition 8 on the exposed parts of the at least one heat slug 5 and the at least one feedthrough wire 6. The result of step g is shown in
The last step, step h, results in plating of the printed copper deposition 8 with a plating material resulting in a plated surface 9 in or on the first surface 7a of the package, as shown in
In
In a further detailed example of the disclosure, the steps a-c involve the step of sintering or the step of soldering. This is shown in
Number | Date | Country | Kind |
---|---|---|---|
21209345.4 | Nov 2021 | EP | regional |