Claims
- 1. A semiconductor device including a pnpn structure in which main current flows between first and second main surfaces sandwiching an intrinsic or a first conductivity type semiconductor substrate, comprising:a first impurity region of a first conductivity type formed at said first main surface of said semiconductor substrate; a second impurity region of a second conductivity type formed at said second main surface of said semiconductor substrate; and a third impurity region of the second conductivity type formed below said first impurity region and sandwiching, with said second impurity region, a region of said semiconductor substrate; wherein said semiconductor substrate has a plurality of trenches extending parallel to each other at said first main surface, each said trench being formed to reach said region of said semiconductor substrate from said first main surface through said first and third impurity regions, said first impurity region being formed entirely over said first main surface of said semiconductor substrate between said trenches extending parallel to each other; said device further comprising: a control electrode layer formed in said trench to oppose to said region of said semiconductor substrate and said first and third impurity regions with an insulating film interposed; a first electrode layer formed on said first main surface of said semiconductor substrate and electrically connected to said first impurity region; a second electrode layer formed on said second main surface of said semiconductor substrate and electrically connected to said second impurity region; said plurality of trenches includes first, second and third trenches extending parallel to each other; said first impurity region being formed entirely at said first main surface of said semiconductor substrate between said first and second trenches; a fourth impurity region of the second conductivity type is formed at said first main surface of said semiconductor substrate between said second and third trenches, and said fourth impurity region being made shallower than said trench and electrically connected to said first electrode layer.
Priority Claims (3)
Number |
Date |
Country |
Kind |
7-183102 |
Jul 1995 |
JP |
|
7-237002 |
Sep 1995 |
JP |
|
7-280961 |
Oct 1995 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 09/222,795, filed Dec. 30, 1998, now U.S. Pat. No. 6,265,735, which is a divisional application of Ser. No. 08/683,279, filed Jul. 18, 1996, (now U.S. Pat. No. 5,977,570, issued Nov. 2, 1999).
US Referenced Citations (7)
Number |
Name |
Date |
Kind |
4994883 |
Chang et al. |
Feb 1991 |
A |
5360746 |
Terashima |
Nov 1994 |
A |
5689121 |
Kitagawa et al. |
Nov 1997 |
A |
5747856 |
Chen et al. |
May 1998 |
A |
5866931 |
Buluccea et al. |
Feb 1999 |
A |
5977570 |
Takahashi et al. |
Nov 1999 |
A |
6265735 |
Takahashi et al. |
Jul 2001 |
B1 |
Foreign Referenced Citations (12)
Number |
Date |
Country |
41 30889 |
Sep 1991 |
DE |
0 050 988 |
Oct 1981 |
EP |
0 527 600 |
Feb 1993 |
EP |
0 565 349 |
Apr 1993 |
EP |
0565349 |
Oct 1993 |
EP |
3-196570 |
Aug 1991 |
JP |
5-13769 |
Jan 1993 |
JP |
0513769 |
Jan 1993 |
JP |
5-243561 |
Sep 1993 |
JP |
6-12559 |
Jan 1994 |
JP |
6-13621 |
Jan 1994 |
JP |
7-1347 |
Jan 1995 |
JP |
Non-Patent Literature Citations (6)
Entry |
“4500 V IEGTs Having Switching Characteristics Superior to GTO”, by Kitagawa, et al., Proceedings of 1995 International Symposium of Power Devices & ICs, May 23-25, 1995, pp. 486-491. |
Jun-ichi Nishizawa et al. “The MOS SIT and its Integration”, Denshi Tokyo No. 27 (1988), pp 83-87. |
Patent Abstracts of Japan, vol. 17, No. 276 (E-1372), May 27, 1993. |
Mitsuhiko Kitagawa et al. A 4500 V Injection Enhanced Insulated Gate Bipolar Transistor (IEGT) Operating in a Mode Similar to a Thyristor, IEDM 93, pp. 679-682. |
M. Harada et al. “600 V Trench IGBT in Comparison with Planar IGBT”, Proc. of the 6th International Symposium on Power Semiconductor Devices & IC's Davos. Switzerland, May 31-Jun. 2, 1994, pp. 411-416. |
“MOS Controlled Diodes—A New Power Diode”, Huang, et al., Solid State Electronics, vol. 38, No. 5, pp. 977-980, May 1995. |