Claims
- 1. A semiconductor device comprising:
a semiconductor substrate; and a memory in which a first capacitor, including a first upper electrode, a first dielectric layer and a first lower electrode and formed over the semiconductor substrate, and a second capacitor, including a second upper electrode, a second dielectric layer and a second lower electrode and formed over the semiconductor substrate, are disposed, wherein the semiconductor device can store information with three or more levels, and wherein the first and second dielectric layers have hysteresis characteristics exhibiting mutually differing coercive voltages.
- 2. The semiconductor device of claim 1, wherein the first and second capacitors are polarized in one direction during operation.
- 3. The semiconductor device of claim 1, including a transistor including: a gate insulating film formed on the semiconductor substrate; and a gate electrode formed on the gate insulating film and made of a conductor film,
wherein both of the first and second lower electrodes are united with the gate electrode.
- 4. The semiconductor device of claim 1, including: a gate insulating film formed on the semiconductor substrate; and a gate electrode formed on the gate insulating film and made of a conductor film,
wherein each of the first and second lower electrodes is connected to the gate electrode.
- 5. The semiconductor device of claim 1, wherein in respective first-half stages in ranges in which the polarizations of the first and second capacitors are from zero to saturation, the polarizations of the first and second capacitors vary at mutually different rates with change in voltage.
- 6. The semiconductor device of claim 1, wherein each of the first and second dielectric layers includes a ferroelectric layer.
- 7. The semiconductor device of claim 1, wherein the first and second upper electrodes are connected to each other.
- 8. The semiconductor device of claim 3, wherein the first and second dielectric layers are formed out of an identical film.
- 9. The semiconductor device of claim 8, wherein
the first and second dielectric layers are made of an identical material, and wherein the semiconductor device further includes a paraelectric capacitor connected in parallel with the first and second capacitors.
- 10. The semiconductor device of claim 8, including a capacitor interposed between the second capacitor and the gate electrode.
- 11. The semiconductor device of claim 1, wherein the first and second dielectric layers differ mutually in area.
- 12. The semiconductor device of claim 1, wherein the first and second dielectric layers are made of mutually different materials.
- 13. The semiconductor device of claim 1, wherein the first and second dielectric layers differ mutually in thickness.
- 14. The semiconductor device of claim 11, wherein the area ratio between the electrodes of the first and second capacitors, i.e., (the area of the first capacitor)/(the area of the second capacitor), is in the range of 0.2 to 2, both inclusive.
- 15. The semiconductor device of claim 12, wherein the area ratio between the electrodes of the first and second capacitors, i.e., (the area of the first capacitor)/(the area of the second capacitor), is in the range of 0.5 to 2, both inclusive.
- 16. The semiconductor device of claim 1, including:
an MIS transistor connected to the first and second upper electrodes and including a gate electrode; a word line connected to the gate electrode of the MIS transistor; and a bit line connected to the MIS transistor.
- 17. A semiconductor device, comprising:
a control-voltage supply unit; a field-effect transistor including a gate electrode having a function of accumulating a charge; and a capacitor and a resistor, disposed in parallel and interposed between the control-voltage supply unit and the gate electrode, wherein the semiconductor device can store multilevel information.
- 18. The semiconductor device of claim 17, wherein a charge is injected from the control-voltage supply unit into the gate electrode.
- 19. The semiconductor device of claim 17, wherein the semiconductor device functions as an analog memory in which multilevel information can be stored continuously according to the amount of the charge accumulated in the gate electrode
- 20. The semiconductor device of claim 17, wherein the resistor is made of a dielectric material.
- 21. The semiconductor device of claim 17, wherein
the control-voltage supply unit is as an upper electrode, wherein the gate electrode of the field-effect transistor is connected to an intermediate electrode, wherein the capacitor is a dielectric capacitor including the upper electrode, the intermediate electrode and a dielectric layer, the dielectric layer being interposed between the upper electrode and the intermediate electrode, and wherein the dielectric layer has a resistance component functioning as the resistor.
- 22. The semiconductor device of claim 20, wherein the resistor has a resistance value that varies according to the strength of an electric field applied to the resistor.
- 23. The semiconductor device of claim 20, wherein the resistor has a resistance value which is almost constant when the strength of an electric field applied to the resistor is at a level equal to or smaller than a given level and which decreases when the strength of the electric field exceeds the given level.
- 24. The semiconductor device of claim 20, wherein a pass current flowing through the resistor increases substantially in proportion to a voltage applied to both ends of the resistor when the absolute value of the applied voltage is equal to or smaller than a given value, while the pass current increases exponentially when the absolute value of the applied voltage exceeds the given value.
- 25. The semiconductor device of claim 24, wherein a pass current flowing per unit area of the resistor is 100 [mA/cm2] or less in a voltage range in which the pass current flowing through the resistor increases substantially in proportion to the voltage.
- 26. The semiconductor device of claim 20, wherein
the capacitor includes a ferroelectric layer, and wherein the resistor is made of a ferroelectric material.
- 27. The semiconductor device of claim 21, further including at least one resistor provided separately from the capacitor.
- 28. The semiconductor device of claim 27, wherein the resistor provided separately from the capacitor is a variable resistor that includes an oxide containing an element selected from the group consisting of Ba, Sr, Ti, Zn, Fe and Cu, or includes an element selected from the group consisting of SiC, Si and Se.
- 29. The semiconductor device of claim 27, wherein the resistors are diodes that are connected in parallel and disposed in opposite orientations.
- 30. The semiconductor device of claim 27, further including an MIS transistor,
wherein the MIS transistor has an ON resistance functioning as the resistor provided separately from the capacitor.
- 31. The semiconductor device of claim 27, wherein the resistor provided separately from the capacitor is a variable resistance element made of a variable resistance material having a resistance value that varies depending on the crystallinity of the material.
- 32. The semiconductor device of claim 17, wherein the semiconductor device is used as a synapse unit in a neurocomputer.
- 33. A method for driving a semiconductor device including a control-voltage supply unit, a field-effect transistor including a gate electrode having a function of accumulating a charge, a capacitor, and a resistor, the capacitor and the resistor being disposed in parallel and interposed between the control-voltage supply unit and the gate electrode,
the method comprising the steps of:
a) applying a write voltage to both ends of the resistor to vary the amount of the charge accumulated in the gate electrode via the resistor, thereby changing a threshold voltage of the field-effect transistor; and b) reading out information according to variation in a drain current in the field-effect transistor.
- 34. The method of claim 33, wherein the capacitor includes a dielectric layer.
- 35. The method of claim 34, wherein
in the step a), a pass current flowing through the resistor increases substantially in proportion to the write voltage when the absolute value of the write voltage is equal to or smaller than a give value, and wherein the pass current increases exponentially as the write voltage increases, when the absolute value of the write voltage exceeds the given value.
- 36. The method of claim 35, wherein in the step a), when the absolute value of the write voltage is equal to or smaller than the given value, the amount of the charge accumulated in the gate electrode is controlled depending on the length of a time period over which the write voltage is applied.
- 37. The method of claim 35, wherein in the step a), when the absolute value of the write voltage is equal to or smaller than the given value, a pass current flowing per unit area of the resistor is 100 [mA/cm2] or less.
- 38. The method of claim 35, wherein in the step a), when the absolute value of the write voltage exceeds the given value, the write voltage is set to have an uniform pulse width and the amount of the charge accumulated in the gate electrode is controlled depending on the magnitude of the absolute value of the write voltage.
- 39. The method of claim 38, wherein in the step a), when the absolute value of the write voltage exceeds the given value, the amount of the charge accumulated in the gate electrode is subjected to a coarse control, and when the absolute value of the write voltage is lower than the give value, the amount of the charge accumulated in the gate electrode is subjected to a fine control.
- 40. The method of claim 33, wherein in the step a), the write voltage is in positive- and negative-voltage ranges that extend to an identical absolute value.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2001-190370 |
Jun 2001 |
JP |
|
2001-274526 |
Sep 2001 |
JP |
|
Parent Case Info
[0001] This is a continuation of Application PCT/JP02/06250, filed Jun. 21, 2002, now abandoned.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10379795 |
Mar 2003 |
US |
Child |
10428840 |
May 2003 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/JP02/06250 |
Jun 2002 |
US |
Child |
10379795 |
Mar 2003 |
US |