Claims
- 1. A semiconductor device comprising:
a first transistor having a first gate electrode; a second transistor having a second gate electrode which is different from the first gate electrode; an insulation film formed between the first gate electrode and the second gate electrode; and an interconnection electrode buried in a concavity formed in the first gate electrode, the second gate electrode and the insulation film and electrically interconnecting the first gate electrode and the second gate electrode.
- 2. A semiconductor device comprising:
a first transistor having a first gate electrode; a second transistor having a second gate electrode which is different from the first gate electrode; an insulation film formed between the first gate electrode and the second gate electrode; and an interconnection electrode buried in a concavity formed in the insulation film and electrically interconnecting the first gate electrode and the second gate electrode.
- 3. A semiconductor device according to claim 1, wherein
the insulation film functions also as the gate insulation film of the first transistor or the second transistor.
- 4. A semiconductor device according to claim 2, wherein
the insulation film functions also as the gate insulation film of the first transistor or the second transistor.
- 5. A semiconductor device according to claim 1, wherein
the first gate electrode and/or the second gate electrode includes a film of a metal or a compound of the metal.
- 6. A semiconductor device according to claim 2, wherein
the first gate electrode and/or the second gate electrode includes a film of a metal or a compound of the metal.
- 7. A semiconductor device according to claim 3, wherein
the first gate electrode and/or the second gate electrode includes a film of a metal or a compound of the metal.
- 8. A semiconductor device according to claim 4, wherein
the first gate electrode and/or the second gate electrode includes a film of a metal or a compound of the metal.
- 9. A method for fabricating a semiconductor device comprising the steps of:
forming a dummy gate electrode in a first region and a second region on a semiconductor substrate; forming a first insulation film for covering the side wall of the dummy gate electrode on the semiconductor substrate; etching the dummy gate electrode in the first region to form in the first region a first opening down to the semiconductor substrate; forming a second insulation film in the first opening; forming a first gate electrode in the first opening with the second insulation film formed on; etching the dummy gate electrode in the second region to form in the second region a second opening down to the semiconductor substrate; forming a third insulation film in the second opening: forming a second gate electrode which is different from the first gate electrode in the second opening with the third insulation film formed on; removing top parts of the first gate electrode, the third insulation film and the second gate electrodes to form a concavity; and burying in the concavity an interconnection electrode electrically interconnecting the first gate electrode and the second gate electrode.
- 10. A method for fabricating a semiconductor device according to claim 9, wherein
in the step of forming the concavity, the top parts of the first gate electrode, the third insulation film and the second gate electrode are removed by polishing.
- 11. A method for fabricating a semiconductor device comprising the steps of:
forming a dummy gate electrode in a first region and a second region on a semiconductor substrate; forming a first insulation film for covering the side wall of the dummy gate electrode on the semiconductor substrate; etching the dummy gate electrode in the first region to form in the first region a first opening down to the semiconductor substrate; forming a second insulation film in the first opening; forming a first gate electrode in the first opening with the second insulation film formed on; etching the dummy gate electrode in the second region to form in the second region a second opening down to the semiconductor substrate; forming a third insulation film in the second opening: forming a second gate electrode which is different from the first gate electrode in the second opening with the third insulation film formed on; etching a top part of the third insulation film between the first gate electrode and the second gate electrode to form a concavity; and burying in the concavity an interconnection electrode for electrically interconnecting the first gate electrode and the second gate electrode.
- 12. A method for fabricating a semiconductor device according to claim 9, wherein
in the step of forming the first gate electrode or forming the second gate electrode, the first gate electrode or the second gate electrode including a film of a metal or a compound of the metal is formed.
- 13. A method for fabricating a semiconductor device according to claim 10, wherein
in the step of forming the first gate electrode or forming the second gate electrode, the first gate electrode or the second gate electrode including a film of a metal or a compound of the metal is formed.
- 14. A method for fabricating a semiconductor device according to claim 11, wherein
in the step of forming the first gate electrode or forming the second gate electrode, the first gate electrode or the second gate electrode including a film of a metal or a compound of the metal is formed.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is a Continuation of PCT application No. PCT/JP00/01838, which was filed on Mar. 24, 2000, and which designated the United States.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/JP00/01838 |
Mar 2000 |
US |
Child |
10219281 |
Aug 2002 |
US |