1. Field of the Invention
The present invention relates to a semiconductor device and more particularly to an improvement in a contact structure between a contact electrode through which a main current flows and a junction electrode in a power semiconductor device.
2. Description of the Background Art
In terms of global environmental conservation, power systems have been required to be reduced in size and to have high output to efficiently exploit energy, and power semiconductor devices (power devices) installed in the power systems have been required to increase a current density. Thus, improving thermal dissipation and reducing a resistance in an electrode junction have been required with the increase in the current density.
To achieve the purposes, the power device and more particularly, a vertical power device through which a main current flows vertically to a main surface of a semiconductor substrate has a structure that includes two main electrodes each connected to a contact electrode and includes the junction electrodes on the contact electrodes, the structure being gradually becoming standardized. The junction electrodes directly bond each of two main surfaces of the vertical power device to a lead frame and a heat spreader, so that the improved thermal dissipation and the reduced resistance in the electrode junction can be achieved.
Plating is used as a technique for forming the junction electrodes. In power devices such as a MOS field effect transistor (MOSFET) and an insulated gate bipolar transistor (IGBT), however, a main surface having a metal oxide semiconductor (MOS) structure has a great step height of an underlying layer, and a metal film in a process of laminating the contact electrode has poor coverage, resulting in “thinning” in which the contact electrode locally has a portion with a thin thickness and resulting in a greater step height on the surface.
When the junction electrode is formed on the contact electrode by the plating, the contact electrode is lost due to a chemical solution for the plating process. This destroys the MOS structure of the underlying layer and causes the plating solution to remain without the deposition of the metal film in the junction electrode, thereby reducing reliability of the bonding.
To solve the problems, for example, Japanese Patent Application Laid-Open No. 2008-28079 discloses a technology for forming a Ni plated film having a uniform thickness by electroless plating.
Japanese Patent Application Laid-Open No. 2008-28079 discloses the technology for reducing the size of a grain of an underlying film on which the Ni plated film is grown and making the underlying film having a specific crystal orientation to form the Ni plated film on the underlying film. However, the surface of the underlying film on which the Ni plated film is grown has the remains of a slight step height, as shown in
It is an object of the present invention to provide a semiconductor device in which reliability of an electrode junction is improved by forming a plating film having a uniform thickness.
A semiconductor device includes: a semiconductor substrate; a plurality of trench gate electrodes that reach the inside of the semiconductor substrate from one main surface of the semiconductor substrate, have a stripe shape in plan view, and are located in parallel with each other at an interval; a gate insulating film located on surfaces of the trench gate electrodes; a first impurity layer located in an upper layer portion of the semiconductor substrate; a second impurity layer that is selectively located in a surface of the first impurity layer and is in contact with the gate insulating film; an interlayer insulating film that is located so as to cover upper portions of the trench gate electrodes and an upper portion of the second impurity layer, projects on the semiconductor substrate, and has a stripe shape in plan view; a planarized buried film of metal that is buried in portions between projecting portions of the interlayer insulating film on the semiconductor substrate and has an upper surface planarized; a contact electrode located on the planarized buried film; and a junction electrode located on the contact electrode.
The semiconductor device includes the planarized buried film that is buried in the portions between the projecting portions of the interlayer insulating film on the semiconductor substrate and has the upper surface planarized, so that “thinning” of the contact electrode is suppressed to make the thickness uniform and the reliability of the electrode junction is improved.
These and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
<Introduction>
Prior to descriptions of the preferred embodiment according to the present invention, problems in forming a contact electrode in a typical vertical power device are described.
A gate oxidation film 11 (gate insulating film) covers surfaces of the trench gate electrodes 10, and an impurity layer 6 of an N-type (source region) is provided outside the gate oxidation film 11. The impurity layer 6 is provided to penetrate the impurity layer 8 so as to have a depth that reaches the inside of the impurity layer 7 and is in contact with the gate oxidation film 11 being the side of the trench gate electrode 10.
A contact interlayer insulating film 4 is provided so as to cover upper portions of the trench gate electrodes 10, an upper portion of the impurity layer 6, and an upper portion of a region in contact with the impurity layer 6 and the impurity layer 8. A barrier metal 5 is provided so as to cover surfaces of the contact interlayer insulating film 4 and the impurity layer 8.
A contact electrode 3 is provided so as to cover an entire surface of the harrier metal 5. A junction electrode 2 is provided so as to cover an entire surface or part of the surface of the contact electrode 3. An oxidation preventing film 1 is provided so as to cover an entire surface of the junction electrode 2. The contact electrode 3 and the junction electrode 2 form a main electrode, but only the contact electrode 3 may form the main electrode.
A metal film 151 is provided on the other main surface (lower main surface) of the semiconductor substrate and a metal film 152 is provided on an entire surface of the metal film 151, to thereby form a contact electrode 15 having the multiple layers. A junction electrode 16 is provided on an entire surface of the metal film 152, and an oxidation preventing film 17 is provided on an entire surface of the junction electrode 16. The contact electrode 15 and the junction electrode 16 form a main electrode, but only the contact electrode 15 may form the main electrode.
Here, the oxidation preventing films 1, 17 are made of any of gold (Au), silver (Ag), palladium (Pd), and titanium (Ti) or formed of a laminated film thereof. The junction electrodes 2, 16 are made of nickel (Ni) or copper (Cu). The contact electrode 3 is made of any of aluminum (Al), AlSi, AlSiCu, and AlCu. The contact interlayer insulating film 4 is made of any of a thermal oxidation film of silicon, tetra ethyl orthosilicate (TEOS), boro-phospho tetra ethyl orthosilicate (BP-TEOS), and boro-phospho silicate glass (BPSG).
The barrier metal 5 is made of Ti silicide or cobalt (Co) silicide. The trench gate electrodes 10 are made of polysilicon. The contact electrode 15 is formed of a laminated film or a single-layer film selected from Al, AlSi, AlCu, AlSiCu, Ti, and vanadium (V).
The semiconductor substrate 12 may be a silicon substrate or a silicon carbide (SiC) substrate.
In a case where the semiconductor substrate 12 is an N-type silicon substrate, the impurity layer 6 is formed as an N-type impurity layer by implantation and activation of a relatively high concentration of phosphorus (P) or arsenic (As), the impurity layer 7 is formed as a P-type impurity layer by implantation and activation of boron (B), the impurity layer 8 is formed as a P-type impurity layer by implantation and activation of a higher concentration of B than that in the impurity layer 7, and the trench gate electrodes 10, the gate oxidation film 11, and the impurity layers 6 to 8 form a MOS structure.
Here, the contact electrodes 3, 15 join the semiconductor device to the junction electrodes with a low loss (low resistance) and can efficiently dissipate heat generated in the semiconductor device. Moreover, the contact electrodes 3, 15 are made of a material having strong adhesion to both of the semiconductor device and the junction electrodes to the extent that the contact electrodes 3, 15 do not peel off due to thermal stress in the actual operation or upon mounting.
The junction electrodes 2, 16 join junction components of a module that install the contact electrodes and the semiconductor device to the semiconductor device with a low loss (low resistance) and can efficiently dissipate heat generated in the semiconductor device. Moreover, the junction electrodes 2, 16 are made of a material having strong adhesion to both of the contact electrodes and the junction components of the module to the extent that the junction electrodes 2, 16 do not peel off due to thermal stress in the actual operation or upon mounting.
The contact electrode 3 is formed by a physical technique, such as sputtering and physical vapor deposition (PVD) and formed on a surface of the underlying layer having a great step height due to the MOS structure and the contact structure.
Here,
In this structure, the junction electrode 2 and the oxidation preventing film 1 are formed on the contact electrode 3 by plating, such as electroless plating and electric field plating. In the plating, a surface layer of the contact electrode 3 is cleaned by etching using an acid or alkaline chemical solution before plating, and zincate treatment is performed to inhibit oxidation of the contact electrode 3 (Al or an alloy of Al) that has been cleared.
The zincate treatment is treatment that removes an oxidation film of Al formed on a surface of Al or an alloy of Al and forms a coating of zinc (Zn). Specifically, when Al or the alloy of Al is immersed in an aqueous solution in which Zn as an ion is dissolved, Al as an ion is dissolved because Zn has a higher standard oxidation-reduction potential than that of Al, and an electron generated at this time causes the Zn ion to gain an electron on the surface of Al or the alloy of Al to form the coating of Zn on the surface of Al. Also at this time, the oxidation film of Al is removed. Subsequently, Al or the alloy of Al coated with Zn is immersed in a concentrated nitric acid to dissolve Zn, and a thin and uniform oxide coating of Al is formed on the surface of Al. Then, Al or the alloy of Al is immersed in the Zn treatment solution again to coat the surface of Al or the alloy of Al with Zn, and the oxidation film of Al is removed. This operation causes the oxidation film of Al to be thin and smooth.
Subsequently, electroless Ni plating, for example, is performed to form the junction electrode 2. In other words, Al or the alloy of Al coated with Zn is immersed in an electroless Ni plating solution, and Ni is deposited on Al or the alloy of Al at first because Zn has a lower standard oxidation-reduction potential than that of Ni. The surface continues to be coated with Ni, and Ni is deposited by automatic catalysis caused by an action of a reducing agent included in the plating solution, to thereby form the junction electrode 2.
The contact electrode 3 has a thickness of approximately 0.3 μm to 0.5 μm on average reduced by etching in the above-mentioned plating pretreatment. When the contact electrode 3 has poor coverage and partially has a thin thickness or has different grains as in the thin-walled portions 3a and 3b shown in
In the plating pretreatment, an etching solution in which an oxidizing agent is mixed with a fluoride is also used, so that when the contact electrode 3 is partially lost, the oxide film, the polysilicon film, and the silicon substrate below the lost portion are etched by the fluoride such as hydrofluoric acid. As a result, not only the contact electrode 3 is partially lost, but also the semiconductor substrate 12 being the lower layer is partially lost.
In other words, it is clear that normal irregularities of approximately 0.3 μm to 3.0 μm are formed in the contact electrode 3 after etching, and large hollow portions 3b12 through the barrier metal 5, the contact interlayer insulating film 4, the trench gate electrode 10, and the semiconductor substrate 12 are also formed in the portions corresponding to the thin-walled portions 3b in which the coverage is poor and the “thinning” is noticeable in the contact electrode 3 after etching.
It is clear that local recessed portions 3b 11 are formed in the portions of the contact electrode 3 having the different grains caused by different etching rates.
In portions 3b 1 shown in
In portions 3b2 shown in
In portions 3b3 shown in
A crystal surface of the grain also causes a difference in deposition speed of a plating material, possibly resulting in the portions 3b1 to 3b3.
As shown in
In a case where the semiconductor module is bonded from the junction electrode 2 side, stress acting on the inside of the contact electrode 3 due to mechanical and thermal factors from the module side causes a contact structure at the bottom of the contact electrode 3 to be affected by an anchor effect, thereby reducing the reliability of the bonding.
In other words, the impurity layer 8 in contact with the bottom of the contact electrode 3 is a contact region between the contact electrode 3 and the semiconductor substrate 12, and the contact region includes the contact interlayer insulating film 4 as a projecting portion on both sides while the bottom of the contact electrode 3 is seemingly bonded to the surface having the large irregularities.
The anchor effect is an effect of increasing adhesion by irregularities of an adhesive surface that increases an effective area for bonding. The contact region (recessed portion) is in a state as if the contact region is hammered by a stake into the structure above the contact electrode 3, and the contact interlayer insulating film 4 (projecting portion) is thus engaged in the contact electrode 3. Thus, when the contact electrode 3 slides in a horizontal direction by stress or the like, the stress in the horizontal direction is concentrated, thereby affecting the contact structure.
Moisture in the plating solution collected being the portions 3b3 shown in
The oxidation preventing film 1 on the junction electrode 2 is a film for preventing oxidation of the junction electrode 2 and thus needs to completely cover the surface of the junction electrode 2. Platinum (Pt), Pd, Au, or Ag or a laminated film thereof is used tor the oxidation preventing film 1, Pt, Pd, Au, and Ag being rare metal materials that are hardly oxidized, and larger irregularities on the surface of the junction electrode 2 make the required thickness thick. This degrades wetting and spreading of solder to reduce an assembly yield and also increases a manufacturing cost.
In this manner, it has been difficult to form the plating film having the uniform thickness in the vertical power device including the trench gate electrodes.
<Preferred Embodiment>
Hereinafter, a semiconductor device in a preferred embodiment according to the present invention is described with reference to
<Device Configuration>
As shown in
A gate oxidation film 11 covers surfaces of the trench gate electrodes 10, and an impurity layer 6 of an N-type (source region) is provided outside the gate oxidation film 11. The impurity layer 6 is provided to penetrate the impurity layer 8 so as to have a depth that reaches the inside of the impurity layer 7 and is in contact with the gate oxidation film 11 being the side of the trench gate electrode 10.
A contact interlayer insulting film 4 is provided so as to cover upper portions of the trench gate electrodes 10, an upper portion of the impurity layer 6, and an upper portion of a region in contact with the impurity layer 6 and the impurity layer 8. A barrier metal 5 is provided so as to cover surfaces of the contact interlayer insulating film 4 and the impurity layer 8. The contact interlayer insulating film 4 is formed for electrically insulating the trench gate electrodes 10 from a contact electrode 3.
A planarized buried film 30 is provided so as to cover an entire surface of the barrier metal 5. The planarized buried film 30 is buried in portions between projecting portions of the contact interlayer insulating film 4 on the semiconductor substrate 12, which planarizes the upper surface and resolves the irregularities due to the contact interlayer insulating film 4.
The contact electrode 3 is provided so as to cover an entire surface of the planarized buried film 30. A junction electrode 2 is provided so as to cover an entire surface of the contact electrode 3. An oxidation preventing film 1 is provided so as to cover an entire surface of the junction electrode 2. The contact electrode 3 and the junction electrode 2 form a main electrode, but only the contact electrode 3 may form the main electrode.
A metal film 151 is provided on the other main surface (lower main surface) of the semiconductor substrate 12, and a metal film 152 is provided on an entire surface of the metal film 151, to thereby form a contact electrode 15 having the multiple layers. A junction electrode 16 is provided on an entire surface of the metal film 152, and an oxidation preventing film 17 is provided on an entire surface of the junction electrode 16. The contact electrode 15 and the junction electrode 16 form a main electrode, but only the contact electrode 15 may form the main electrode.
Here, the oxidation preventing films 1, 17 are made of any of Au, Ag, Pd, and Ti, or formed of a laminated film thereof. The junction electrodes 2, 16 are made of Ni or Cu. The contact electrode 3 is made of any of Al, AlSi, AlSiCu, and AlCu. The contact interlayer insulating film 4 is made of any of a thermal oxidation film of silicon, TEOS, BP-TEOS, and BPSG.
The barrier metal 5 is made of Ti silicide or Co silicide. The trench gate electrodes 10 are made of polysilicon. The contact electrode 15 is formed of a laminated film or a single-layer film selected from Al, AlSi, AlCu, AlSiCu, Ti, and V.
The planarized buried film 30 is made of any of tungsten (W), Al, AlSi, AlSiCu, and AlCu, and may be formed of the same material as that of the contact electrode 3.
The semiconductor substrate 12 may be a silicon substrate, a SiC substrate, or a substrate including a wide band gap semiconductor except for SiC.
In a case where the semiconductor substrate 12 is an N-type silicon substrate, the impurity layer 6 is formed as an N-type impurity layer by implantation and activation of a relatively high concentration of P or As, the impurity layer 7 is formed as a P-type impurity layer by implantation and activation of B, the impurity layer 8 is formed as a P-type impurity layer by implantation and activation of a higher concentration of B than that in the impurity layer 7, and the trench gate electrodes 10, the gate oxidation film 11, and the impurity layers 6 to 8 form a MOS structure.
In addition, the impurity layer 8 is a high-concentration impurity region and a contact region that contributes to a reduction in a contact resistance with a configuration of an upper layer.
As described above, in the trench-gate MOS transistor 100, the planarized buried film 30 is buried in the portions between the projecting portions of the contact interlayer insulating film 4 on the semiconductor substrate 12, which planarizes the upper surface and resolves the irregularities due to the contact interlayer insulating film 4. Thus, the contact electrode 3 can be easily formed to have a thickness (for example, 3 μm or more) sufficiently thicker than a thickness reduced by etching upon plating pretreatment and formed to be uniform (step height of irregularities is 2.0 μm or less) without occurrence of the “thinning.”
As a result, direct bonding of the junction electrode 2 to the semiconductor substrate 12 caused by the partial loss of the contact electrode 3 and erosion of the MOS structure by an etching solution or a plating solution upon the plating pretreatment are prevented, to thereby resolve the problems that the semiconductor device fails to operate normally, the plating solution collected in the junction electrode 2 hampers normal bonding to reduce the reliability of the bonding, and localized stress causes to reduce the reliability of the bonding.
<Manufacturing Method>
Next, a method for manufacturing the trench-gate MOS transistor 100 is described with reference to
In a step shown in
Next, a plurality of trenches are formed to penetrate the impurity layer 8 and the impurity layer 7 and to reach the inside of the semiconductor substrate 12. After the gate oxidation film 11 is formed inside the trenches, a polysilicon film is formed on an entire upper main surface of the semiconductor substrate 12 by, for example, chemical vapor deposition (CVD) to fill the plurality of trenches with the polysilicon film, to thereby form the gate electrodes 10.
Subsequently, an excess polysilicon film on the semiconductor substrate 12 is removed to obtain the configuration shown in
Next, in a step shown in
Next, in a step shown in
Next, the silicon oxidation film 41 is etched with the resist pattern RM as an etching mask to form the contact interlayer insulating film 4 having a stripe shape as shown in
Next, in a step shown in
Next, in a step shown in
Next, in a step shown in
Next, in a step shown in
The planarized buried film 30 and the contact electrode 3 are formed of the same metal, thereby obtaining compatible bonding.
The metal film 31 has a thickness set to, for example, 3.0 μm or more, which allows the remains of a sufficient thickness when the contact electrode 3 is etched by a plating treatment.
Furthermore, the contact electrode 3 is heat-treated at a temperature of 400° C. or higher in a manufacturing process, so that a step height of the irregularities is 2.0 μm or less.
In other words, after the contact electrode 3 (contact electrode 15), which is made of Al as a main component, is formed by the PVD, a heat treatment at the melting point (approximately 660° C.) or lower of Al causes constituent atoms in a solid-phase state to spread and aggregate, and a growth of grains and a reflow (reduction) of irregularities on the surface can be seen. This also improves mechanical strength.
When the planarized buried film 30 is made of W, the irregularities on the surface of the contact electrode 3 are almost 0 (at the level that can be ignored).
Next, in a step shown in
Subsequently, the metal film 151 and the metal film 152 are formed in the stated order on the entire lower main surface of the semiconductor substrate 12 by the plating to form the contact electrode 15 having the multiple layers, and furthermore, the junction electrode 16 and the oxidation preventing film 17 are formed in the stated order on the entire surface of the metal film 152 by the plating, so that the trench-gate MOS transistor 100 shown in
Here, the metal film 151 is made of any of Al, AlSi, AlSiCu, and AlCu, for example, and has a thickness of 2.0 μm to 6.0 μm, and the metal film 152 is made of Ti or V, for example, and has a thickness of 0.02 μm to 0.1 μm.
The contact electrode 15 may be formed as a three-layer film. In that case, on the semiconductor substrate 12, for example, Ti or V having a thickness of 0.02 μm to 0.1 μm is formed as a first layer, for example, any of Al, AlSi, AlSiCu, and AlCu having a thickness of 2.0 μm to 6.0 μm is formed as a second layer, and for example, Ti or V having a thickness of 0.02 μm to 0.1 μm is formed as a third layer.
The contact electrode 15 may be formed as a single-layer film, and in that case, AlSi having a thickness of 2.0 μm to 6.0 μm is formed.
<Installation to Semiconductor Device Module>
Lastly,
As shown in
As shown in
The junction electrode 2 is covered with the oxidation preventing film 1 of metal to prevent oxidation, but the oxidation preventing film 1 also causes deterioration of solder wettability. Moreover, rare metals such as Au, Ag, Pd, and Ti are used for the oxidation preventing film 1, so that a manufacturing cost increases with a greater thickness.
However, in the trench-gate MOS transistor 100, the contact electrode 3 being the underlying layer is planarized, which also planarizes the junction electrode 2, so that the oxidation preventing film 1 having a thin thickness can cover the surface of the junction electrode 2, allowing for improved solder wettability and a reduced manufacturing cost.
In addition, according to the present invention, the above preferred embodiments can be arbitrarily combined, or each preferred embodiment can be appropriately varied or omitted within the scope of the invention.
While the invention has been shown and described in detail, the foregoing description is in all aspects illustrative and not restrictive. It is therefore understood that numerous modifications and variations can be devised without departing from the scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2014-258436 | Dec 2014 | JP | national |