This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2004-201943, filed on Jul. 8, 2004; the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a semiconductor device such as a power MOSFET (Metal Oxide Semiconductor Field Effect Transistor).
2. Description of the Related Art
A power semiconductor device, typically a power MOSFET, comprises a semiconductor chip structured to include a plurality of cells, with commonly connected gates, formed in an epitaxial grown layer (semiconductor region) disposed on a semiconductor substrate. As the power MOSFET has a low on-resistance and can achieve fast switching, it can efficiently control a high-frequency large current. Thus, the power MOSFET has been widely employed as a small element for power conversion (control), for example, a component in a power source for a personal computer.
In the power MOSFET, a semiconductor region that connects a source region to a drain region is generally referred to as a drift region. The drift region serves as a current path when the power MOSFET is turned on. When the power MOSFET is turned off, depletion layers extend from p-n junctions formed between the drift and base regions to retain the breakdown voltage of the power MOSFET.
The on-resistance of the power MOSFET greatly depends on the electric resistance of the drift region. Therefore, achievement of a lower on-resistance may require an increase in impurity concentration in the drift region to lower the electric resistance of the drift region. A higher impurity concentration in the drift region, however, results in insufficient extensions of the depletion layers, which lowers the breakdown voltage. Thus, the power MOSFET is given a tradeoff between a lower on-resistance and a higher breakdown voltage.
To solve this problem, a power MOSFET has been proposed, which comprises a drift region having a super junction structure (see JP-A 2002-083962,
According to an aspect of the present invention, there is provided a semiconductor device comprising a semiconductor substrate; a plurality of first semiconductor regions formed in a single crystal semiconductor layer of a first conduction type disposed on a surface of the semiconductor substrate as defined by a plurality of trenches provided in the single crystal semiconductor layer; a plurality of insulating regions respectively formed on bottoms in the trenches; and a plurality of second semiconductor regions formed of a single crystal semiconductor layer of a second conduction type buried in the trenches in the presence of the insulating regions formed therein, wherein the first semiconductor regions and second semiconductor regions are arranged alternately in a direction parallel to the surface of the semiconductor substrate.
According to another aspect of the present invention, there is provided a semiconductor device comprising a semiconductor substrate of a first conduction type; a plurality of first semiconductor regions including a single crystal semiconductor layer of the first conduction type disposed on a surface of the semiconductor substrate; a plurality of second semiconductor regions including a single crystal semiconductor layer of a second conduction type disposed above the surface of the semiconductor substrate; and a plurality of insulating regions provided between lower portions of the second semiconductor regions and the semiconductor substrate, wherein the first semiconductor regions and second semiconductor regions are arranged alternately in a direction parallel to the surface of the semiconductor substrate.
According to yet another aspect of the present invention, there is provided a method of manufacturing a semiconductor device comprising: forming a plurality of first semiconductor regions in a single crystal silicon layer of a first conduction type disposed on a surface of a semiconductor substrate by providing a plurality of trenches in the single crystal silicon layer at a certain interval in a direction parallel to the surface; forming insulating regions selectively on bottoms in the trenches of sides and bottoms of the trenches; and forming a plurality of second semiconductor regions of a second conduction type in the trenches by epitaxially growing a single crystal silicon layer from the sides of the trenches in the presence of the insulating regions formed on the bottoms.
The embodiments of the present invention will be described on the following separate items.
[First Embodiment]
[Second Embodiment]
In the figures illustrative of the embodiments, the same parts as those denoted with the reference numerals in the already described figure are given the same reference numerals and omitted from the following description.
A semiconductor device according to a first embodiment has a primary characteristic in that, in the presence of insulating regions formed on bottoms in trenches, a p-type epitaxial grown layer is buried in the trenches to form second semiconductor regions as super junction-structured components.
(Structure of Semiconductor Device)
The n+-type semiconductor substrate 5 serves as a drain region. The n-type first semiconductor regions 9 are formed in an n-type single crystal silicon layer disposed on the upper surface 7 of the semiconductor substrate 5 by providing a plurality of trenches 13 in the n-type single crystal silicon layer. The p-type second semiconductor regions 11 are portions of a p-type single crystal silicon layer (that is, an epitaxial grown layer) buried by epitaxial growth in the trenches 13. The region 9 serves as a drift region.
The regions 9 and 11 are shaped in pillars, which configure the super junction structure. In detail, the n-type first semiconductor regions 9 and the p-type second semiconductor regions 11 are arranged periodically in a direction parallel to the upper surface 7 of the semiconductor substrate 5 such that these regions 9 and 11 can be completely depleted when the semiconductor device 1 is turned off. The “direction parallel to the upper surface 7 of the semiconductor substrate 5” can be referred to as the “lateral direction” in another way. The term “periodically” can be referred to as “alternately and repeatedly” in another way.
A plurality of insulating regions 17 are respectively formed on bottoms 15 in the trenches 13. The insulating regions 17 may be composed of a silicon oxide film. The second semiconductor regions 11 locate on the insulating regions 17. Accordingly, the insulating regions 17 are respectively provided between lower portions 11a of the second semiconductor regions 11 and the semiconductor substrate 5.
A plurality of p-type base regions (also referred to as body regions) 19 are formed at a certain pitch in the regions 9, 11 at portions opposite to the semiconductor substrate 5. The base region 19 locates on the second semiconductor region 11 and is wider than the region 11. An n+-type source region 21 is formed in each base region 19. In detail, through between the central portion and the end portion of the base region 19, the source region 21 extends from the surface to the inside of the base region 19. A p+-type contact region 23 is formed in the central portion of the base region 19 to serve as a contact part of the base region 19.
A gate electrode 27 composed, for example, of polysilicon is formed on the end portion of the base region 19, with a gate insulator 25 interposed therebetween. The end portion of the base region 19 serves as a channel region 29. An interlayer insulator 31 is formed covering the gate electrode 27.
To bare the central portion of the gate electrode 27, through holes are formed through the interlayer insulator 31. A gate lead 33 composed, for example, of aluminum is formed in the through hole. A plurality of gate electrodes 27 are commonly connected via such the gate leads 33. To bare the source region 21 at a portion close to the contact region 23 and the contact region 23, through holes are formed through the interlayer insulator 31. A source electrode 35 is formed in the through hole. A plurality of such the source electrodes 35 are commonly connected. A drain electrode composed, for example, of copper or aluminum is formed over the lower surface of the semiconductor substrate 5.
(Operation of Semiconductor Device)
Operation of the semiconductor device 1 is described with reference to
To turn on the semiconductor device 1, a certain positive voltage is applied to the gate electrode 27 in each MOSFET cell 3, thereby forming an n-type inversion layer in the channel region 29. An electron (carrier) from the source region 21 is sent through the inversion layer, then injected into the drift region or the n-type first semiconductor region 9, and finally led to the drain region or the semiconductor substrate 5. Thus, a current flows from the semiconductor substrate 5 to the source region 21.
To turn off the semiconductor device 1 on the other hand, the voltage applied to the gate electrode 27 is controlled such that the potential on the gate electrode 27 is made lower than the potential on the source region 21 in each MOSFET cell 3. As a result, the n-type inversion layer in the channel region 29 disappears to halt the injection of the electron (carrier) from the source region 21 into the n-type first semiconductor region 9. Accordingly, no current flows from the drain region or the semiconductor substrate 5 to the source region 21. When the semiconductor device 1 is turned off, depletion layers, extending in the lateral direction from p-n junctions 39 formed between the first semiconductor regions 9 and the second semiconductor regions 11, completely deplete the regions 9, 11 to hold the breakdown voltage of the semiconductor device 1.
(Method of Manufacturing Semiconductor Device)
A method of manufacturing the semiconductor device 1 according to the first embodiment is described with reference to
As shown in
As shown in
As shown in
As shown in
As shown in
As the insulating regions 17 locate on the bottoms 15 in the trenches 13, the epitaxial grown layer 45 can be grown only from the sides of the trenches 13, not from the bottoms 15. In a word, the epitaxial grown layer 45 is grown selectively. The second semiconductor regions 11 have a p-type impurity concentration lower than the n-type impurity concentration in the semiconductor substrate 5. Therefore, the impurities diffuse mutually to bring lower portions of the p-type second semiconductor regions 11 slightly into the n-type. This may deteriorate the characteristic of the semiconductor device 1 possibly. In accordance with the first embodiment, the presence of the insulating regions 17 prevents the lower portions of the p-type second semiconductor regions 11 from being brought into the n-type.
As shown in
As shown in
As shown in
As shown in
Primary effects of the first embodiment include the following Effects 1 and 2.
Effect 1:
The semiconductor device 1 according to the first embodiment shown in
When a silicon single crystal layer designed for serving as the second semiconductor region 11 is epitaxially grown in the trench 13 in the structure shown in
The grown surface 49 from the side 47 and the grown surface 51 from the bottom 15 shown in
Particularly, in the super junction structure, depletion layers are extended over the first and second semiconductor regions 9, 11 entirely to retain the breakdown voltage. The presence of the crystal defect at any location in the regions 9, 11 causes generation and recombination of the carrier. Accordingly, a voltage even lower than the breakdown voltage allows a current to flow in the semiconductor device, inviting a lowered power conversion efficiency of the semiconductor device and extremely deteriorating the characteristic of the semiconductor device as a result.
To the contrary, in the first embodiment, the epitaxial grown layer 45 is buried in the trench 13 in the presence of the insulating region 17 provided on the bottom 15 in the trench 13 as shown in
The thickness of the silicon oxide film 43 serving as the insulating region 17 at least requires a size that can keep the surface of the silicon oxide film 43 inactive during epitaxial growth (for example, 10 nm). Alternatively, it may be made larger than that size (for example, up to 500 nm). A silicon nitride film can be exemplified as a film usable for the insulating region 17 other than the silicon oxide film.
Depending on the condition for formation of the trench 13, the bottom 15 of the trench 13 may not be flattened but recessed as shown in
Effect 2:
The semiconductor device 1 according to the first embodiment is possible to increase the tolerance on the unbalance between the quantity of charge on the n-type impurity in the first semiconductor region 9 and the quantity of charge on the p-type impurity in the second semiconductor region 11. This is effective to improve the yield for the semiconductor device 1 as described in detail below.
When the quantities of charge on the n-type and p-type impurities are kept in balance as shown in
As described above, when the quantities of charge on the n-type and p-type impurities lack in balance, the locations 57 at higher electric fields appear and lower the voltage that breaks down the power MOSFET (or lower the breakdown voltage of the power MOSFET).
When the quantities of charge on the p-type and n-type impurities are kept in balance (or equal to each other), the breakdown voltage reaches the maximum or 750 V. When the p-type and the n-type lack in balance, the breakdown voltage lowers largely in accordance with the extent of the lack. When a lower tolerable limit of the breakdown voltage is set at 680 V (a drop of about 10%), the tolerance on the unbalance between the quantities of charge on the n-type and p-type impurities lies in between −15% and +15%.
In the first embodiment, as shown in
As described above, in the first embodiment, the insulating regions 17 are respectively provided between the n+-type semiconductor substrate 5 and the lower portions 11a of the p-type second semiconductor regions 11. Accordingly, it is possible to increase the tolerance on the unbalance between the quantities of charge on the n-type and p-type impurities, thereby improving the yield for the semiconductor device 1.
When the quantities of charge on the n-type and p-type impurities are equal to each other as shown in
(Modifications)
The first embodiment includes Modifications 1-4.
Modification 1:
The modification 1 of the first embodiment is characterized in that the quantity of charge on the p-type impurity in the second semiconductor region 11 is made larger than the quantity of charge on then-type impurity in the first semiconductor region 9 in the semiconductor device 1 shown in
In accordance with the modification 1, the tolerance on the unbalance between the quantities of charge on the n-type and p-type impurities can be said to lie in between 0% and +30% (not containing 0%). On the other hand, in the reverse of the modification 1, that is, when the quantity of charge on the n-type impurity in the first semiconductor region 9 is larger than the quantity of charge on the p-type impurity in the second semiconductor region 11, the tolerance on the unbalance can be said to lie in between −15% and 0% (not containing 0%). Therefore, the modification 1 has a broader tolerance on the unbalance between the quantities of charge on the n-type and p-type impurities than the reverse of the modification 1 has.
Modification 2:
The insulating region 17 of the modification 2 includes a silicon oxide film 43 serving as the upper layer and an oxygen-doped polysilicon film 61 serving as the lower layer. From the viewpoint of relieving the electric field placed across the second semiconductor region 11 as described in the effect 2, an increased thickness of the silicon oxide film 43 is desired. Thermal expansion coefficients, however, greatly differ between the silicon oxide film 43 and the semiconductor substrate (silicon substrate) 5. Therefore, during a process of heat treatment after the second semiconductor region 11 is buried in the trench 13, the second semiconductor region 11 and the semiconductor substrate 5 suffer stresses, resulting in crystal defects possibly. On the other hand, the oxygen-doped polysilicon film 61 has a high resistance, an insulating property effective in relief of the electric field, and a thermal expansion coefficient close to that of the semiconductor substrate 5. It may possibly provide a seed crystal during epitaxial growth, however, because it includes polysilicon. Accordingly, in the second modification, the insulating region 17 is configured to include the upper layer of the silicon oxide film 43 with a thickness of 20-50 nm and the lower layer of the oxygen-doped polysilicon film 61 with a thickness of 200-500 nm, for example. The modification 2 has the above effects 1 and 2 as well.
Modification 3:
If the p-type second semiconductor region 11 locates below the upper surface 7 of the n+-type semiconductor substrate 5, the breakdown voltage is lowered. Therefore, the second semiconductor region 11 is desirably brought into contact with or located above the upper surface 7 of the semiconductor substrate 5. On the other hand, the deeper the trench 13, the wider the region serving as the super junction becomes. Accordingly, for an improvement in the breakdown voltage, it is advantageous to bring the second semiconductor region 11 into contact with the upper surface 7 of the semiconductor substrate 5. In this embodiment, the insulating region 17 is present on the trench bottom 15. Accordingly, even if the trench bottom 15 reaches the semiconductor substrate 5 (the trench 13 gets into the substrate 5 more or less) as shown in
In the process of trenching, however, variations in depth of the trench 13 inevitably arise. Accordingly, even if etching is controlled to make the trench bottom 15 almost meet the upper surface 7 of the substrate 5, the trench 13 may get deep into the substrate 5 possibly. Therefore, in the modification 3, the trench 13 is formed shallow (for example, about 10% shallower) to surely prevent the p-type second semiconductor region 11 from locating below the upper surface 7 of the n+-type semiconductor substrate 5.
The semiconductor device of the modification 3 can be produced when the etching of the trench 13 is stopped above the upper surface 7 of the semiconductor substrate 5 in
Modification 4:
The semiconductor region buried in the trench 13 is the p-type semiconductor region in the first embodiment shown in
The trench 13 locates between the base regions 19 and extends into the semiconductor substrate 5. The insulating region 17 is provided on the bottom 15 in the trench 13. The n-type second semiconductor region 11 buried in the trench 13 brings the side of the lower portion 11a into contact with the semiconductor substrate 5 and makes the upper portion 11b adjoin the channel region 29. That the second semiconductor region 11 is configured in this manner is because the second semiconductor region 11 serves as a current path. In a word, when the semiconductor device 71 is turned on, a current flows from the semiconductor substrate 5 through the second semiconductor region 11 and the channel region 29 to the source region 21.
The modification 4 has the effect 1 similarly because the insulating region 17 is provided on the bottom 15 in the trench 13. It can not achieve the effect 2, however, because the insulating region 17 is provided not on the locations 57 at higher electric fields but in between the n-type second semiconductor region 11 and the n+-type semiconductor substrate 5.
A method of manufacturing the semiconductor device 71 according to the modification 4 differs from the method of manufacturing the semiconductor device 1 according to the modification 1 mainly in the following point, which is described with reference to
As shown in
As shown in
The insulating regions 17 locate below the lower portions 83 of the second semiconductor regions 11. The insulating regions 17 are formed before the first epitaxial growth of the single crystal silicon layer. This can be described in detail: with a mask of resist, not shown, having apertures on regions to form the insulating regions 17 therein, oxygen ions are doped at a high density into the semiconductor substrate 5. Then, through a heat treatment, the insulating regions 17 buried inside the semiconductor substrate below the surface are formed at a certain interval in a direction parallel to the surface 7.
The semiconductor device 81 according to the second embodiment comprises the insulating regions 17 provided between the n+-type semiconductor substrate 5 and the p-type second semiconductor regions 11 as well. Accordingly, it is possible to increase the tolerance on the unbalance between the quantity of charge on the n-type impurity in the first semiconductor regions 9 and the quantity of charge on the p-type impurity in the second semiconductor regions 11, thereby improving the yield for the semiconductor device 81. In a word, it has the effect 2 of the first embodiment.
The first and second embodiments are exemplified as the MOS type in which the gate insulator includes a silicon oxide film. The embodiments of the present invention are not limited to this type but rather applicable to the MIS (Metal Insulator Semiconductor) type in which the gate insulator includes an insulator (such as a high dielectric film) other than the silicon oxide film.
The semiconductor devices according to the first and second embodiments are exemplified as the vertical power MOSFET. Super junction structure-applicable other semiconductor devices (such as an IGBT (Insulated Gate Bipolar Transistor) and an SBD (Schottky Barrier Diode)) are, though, similarly contained in the embodiments of the present invention.
The semiconductor devices according to the first and second embodiments are exemplified as the semiconductor device that includes the silicon semiconductor. Other semiconductor devices that include other semiconductors (such as a silicon carbide and a gallium nitride) are, though, similarly contained in the embodiments of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
2004-201943 | Jul 2004 | JP | national |