The present specification relates to a semiconductor device and a method of manufacturing a semiconductor device.
MOS power transistors or MOS power devices which are commonly employed in automotive and industrial electronics, should have a low switch-on resistance (Ron), when being switched on. In a switch-off state, they should have a high breakdown voltage characteristic and withstand source-drain voltages. For example, a MOS power transistor should withstand a drain to source voltage Vds of some tens to some hundreds volts when being switched off. As a further example, MOS power transistors conduct a very large current which may be up to some hundreds of amperes at a gate-source voltage of about 2 to 20 V at a low voltage drop Vds.
According to commonly employed technologies, lateral MOS transistors are used, which comprise a drain extension region or which are based on the so-called resurf concept. According to the resurf concept, in an off-state charges are removed by a doped portion which is disposed beneath the drift region. Alternatively, this doped portion may be implemented as an electrode disposed over the drift region and being insulated from the drift region. In order to further reduce the Rdson and the parasitic capacitances, new concepts for implementing a transistor are being searched for.
According to an embodiment, a semiconductor device, formed in a semiconductor substrate, includes a first main surface and a transistor. The transistor comprises a source region, a drain region, a channel region, a drift zone, and a gate electrode adjacent to the channel region, the gate electrode configured to control a conductivity of a channel formed in the channel region. The channel region and the drift zone are disposed along a first direction between the source region and the drain region, the first direction being parallel to the first main surface. The channel region has a shape of a first ridge extending along the first direction. The transistor further comprises a first field plate being arranged adjacent to the drift zone.
According to a further embodiment, a semiconductor device, formed in a semiconductor substrate, includes a first main surface and a transistor. The transistor comprises a source region, a drain region, a channel region, a drift zone, and a gate electrode adjacent to the channel region, the gate electrode configured to control a conductivity of a channel formed in the channel region. The channel region and the drift zone are disposed along a first direction between the source region and the drain region, the first direction being parallel to the first main surface. The channel region has a shape of a first ridge extending in the first direction, the first ridge having a first width d1 with: d1≦2×ld, wherein ld denotes a length of a depletion zone formed at an interface between the first ridge and a gate dielectric, the gate dielectric disposed between the first ridge and the gate electrode.
According to a further embodiment, a method of manufacturing a semiconductor device in a semiconductor substrate, the semiconductor substrate comprising a first main surface and a transistor, is described. According to the method, forming the transistor comprises forming a source region, a drain region, a channel region, a drift zone and a gate electrode adjacent to the channel region, wherein the channel region and the drift zone are formed so as to be disposed along a first direction between the source region and the drain region, the first direction being parallel to the first main surface. Forming the channel region comprises forming a first ridge in the semiconductor substrate, the first ridge extending along the first direction, the first ridge having a first width d1 with: d1≦2×ld, wherein ld denotes a length of a depletion zone formed at an interface between the first ridge and a gate dielectric, the gate dielectric disposed between the first ridge and the gate electrode.
The accompanying drawings are included to provide a further understanding of embodiments of the invention and are incorporated in and constitute a part of this specification. The drawings illustrate the embodiments of the present invention and together with the description serve to explain the principles. Other embodiments of the invention and many of the intended advantages will be readily appreciated, as they become better understood by reference to the following detailed description. The elements of the drawings are not necessarily to scale relative to each other. Like reference numbers designate corresponding similar parts.
In the following detailed description reference is made to the accompanying drawings, which form a part hereof and in which are illustrated by way of illustration specific embodiments in which the invention may be practiced. In this regard, directional terminology such as “top”, “bottom”, “front”, “back”, “leading”, “trailing” etc. is used with reference to the orientation of the figures being described. Since components of embodiments of the invention can be positioned in a number of different orientations, the directional terminology is used for purposes of illustration and is in no way limiting. It is to be understood that other embodiments may be utilized and structural or logical changes may be made without departing from the scope defined by the claims.
The description of the embodiments is not limiting. In particular, elements of the embodiments described hereinafter may be combined with elements of different embodiments.
The terms “wafer”, “substrate” or “semiconductor substrate” used in the following description may include any semiconductor-based structure that has a semiconductor surface. Wafer and structure are to be understood to include silicon, silicon-on-insulator (SOI), silicon-on sapphire (SOS), doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. The semiconductor need not be silicon-based. The semiconductor could as well be silicon-germanium, germanium, or gallium arsenide. According to embodiments of the present application, generally, silicon carbide (SiC) or gallium nitride (GaN) is a further example of the semiconductor substrate material.
The terms “lateral” and “horizontal” as used in this specification intends to describe an orientation parallel to a first surface of a semiconductor substrate or semiconductor body. This can be for instance the surface of a wafer or a die.
The term “vertical” as used in this specification intends to describe an orientation which is arranged perpendicular to the first surface of the semiconductor substrate or semiconductor body.
The figures and the description illustrate relative doping concentrations by indicating “−” or “+” next to the doping type “n” or “p”. For example, “n” means a doping concentration which is lower than the doping concentration of an “n”-doping region while an “n+”-doping region has a higher doping concentration than an “n”-doping region. Doping regions of the same relative doping concentration do not necessarily have the same absolute doping concentration. For example, two different “n”-doping regions may have the same or different absolute doping concentrations. In the figures and the description, for the sake of a better comprehension, often the doped portions are designated as being “p” or “n”-doped. As is clearly to be understood, this designation is by no means intended to be limiting. The doping type can be arbitrary as long as the described functionality is achieved. Further, in all embodiments, the doping types can be reversed.
As employed in this specification, the terms “coupled” and/or “electrically coupled” are not meant to mean that the elements must be directly coupled together—intervening elements may be provided between the “coupled” or “electrically coupled” elements. The term “electrically connected” intends to describe a low-ohmic electric connection between the elements electrically connected together.
Generally, for patterning material layers, a photolithographic method may be used in which a suitable photoresist material is provided. The photoresist material is photolithographically patterned using a suitable photomask. The patterned photoresist layer can be used as a mask during subsequent processing steps. For example, as is common, a hardmask layer or a layer made of a suitable material such as silicon nitride, polysilicon or carbon may be provided over the material layer to be patterned. The hardmask layer is photolithographically patterned using an etching process, for example. Taking the patterned hardmask layer as an etching mask, the material layer is patterned.
As used herein, the terms “having”, “containing”, “including”, “comprising” and the like are open ended terms that indicate the presence of stated elements or features, but do not preclude additional elements or features. The articles “a”, “an” and “the” are intended to include the plural as well as the singular, unless the context clearly indicates otherwise.
The semiconductor device shown in
When a suitable voltage is applied to the gate electrode 210, the conductivity of a channel that is formed in the channel region 220 will be controlled by the gate voltage. The gate electrode 210 is insulated from the channel region 220 by means of an insulating gate dielectric material 211 such as silicon oxide. By controlling the conductivity of a channel formed in the channel region 220, the current flow from the source region 201 via the channel formed in the channel region 220 and the drift zone 260 to the drain region 205 may be controlled.
The source region 201 is connected to the source electrode 202. The drain region 205 is connected to the drain electrode 206.
The arrangement shown in
Moreover, in a cross-sectional view between III and III′, the drift zone 260 also has the shape of a second ridge, the second ridge having a width d2 and a depth or height t2. For example, the second ridge may have a top side 260a and two sidewalls 260b. The sidewalls 260b may extend perpendicularly or at an angle of more than 75° with respect to the first main surface 110. The drift zone 260 may be disposed adjacent to the top side 260a or adjacent to at least two sides of the ridge.
Beneath each of the ridges, the deep body connect implant region 225 is disposed, which will be explained hereinafter. A gate dielectric layer 211 is disposed between the gate electrode 210 and the channel region 220. In a similar manner, the field dielectric layer 251 is disposed between the field plate 250 and the drift zone 260.
According to an embodiment, the width d1 of the channel region 220 is: d1≦2×ld, wherein d1 denotes a length of a depletion zone which is formed at the interface between the gate dielectric layer 211 and the channel region 220. For example, the width of the depletion zone may be determined as:
wherein ∈S denotes the permittivity of the semiconductor material (11.9*∈0 for silicon), k denotes the Boltzmann constant (1.38066*10−23 J/K), T denotes the temperature, ln denotes the natural logarithm, NA denotes the impurity concentration of the semiconductor body, ni denotes the intrinsic carrier concentration (1.45*1010 for silicon at 27° C.), q denotes the elementary charge (1.6*10−19 C).
Generally, it is assumed that in a transistor, the length of the depletion zone at a gate voltage corresponding to the threshold voltage corresponds to the maximum width of the depletion zone. For example, the width of the first trenches may be approximately 20-130 nm, for example, 40-120 nm along the first main surface 110 of the semiconductor substrate 100.
Moreover, the ratio of length to width may fulfill the following relationship: s1/d1>2.0, wherein s1 denotes the length of the ridge measured along the first direction, as is also illustrated in
According to the embodiment in which the width d1≦2×ld, the transistor 200 is a so-called “fully depleted” transistor in which the channel region 220 is fully depleted when the gate electrode is set to an on-potential. In such a transistor, an optimal sub-threshold voltage can be achieved and short channel effects may be efficiently suppressed, resulting in improved device characteristics.
In a transistor comprising a field plate, on the other hand, it is desirable to use a drift zone 260 having a width d2 which is much larger than the width d1. Due to the larger width of the drift zone d2, the resistance Rdson of the drift zone 260 may be further decreased, resulting in further improved device characteristics. In order to improve the characteristics of the semiconductor device in the body region 220 and to further improve the device characteristics in the drift zone 260, patterning the gate electrode and the field plate 250 is accomplished so as to provide a different width of the first and second ridges.
As has further been discussed with reference to
Generally, when being operated in an on-state, a conductive inversion layer is formed in the channel region 220 adjacent to the gate dielectric layer 211. According to an embodiment, the inversion layer extends along at least one of the two sidewalls 220b and 220a current flows mostly parallel to the first main surface 110.
As is illustrated in
According to an embodiment, the doping concentration within the drift zone 260 may be constant. According to a further embodiment, the doping concentration may increase with increasing distance from the source region 201. Further, the thickness of the gate dielectric layer 211 may be less than a thickness of the field plate dielectric layer 251. The thickness of the field plate dielectric layer 251 may be constant or may increase with increasing distance from the source region 201. Moreover, the thickness of the field plate dielectric layer 251 adjacent to the horizontal surface of the ridge may be different from a thickness of the field plate dielectric layer 251 adjacent to a vertical portion of the ridge. For example, the thickness of the vertical portion of the field plate dielectric layer 251 may be greater than a horizontal portion of the field plate dielectric layer 251. The semiconductor device shown in
The transistor 2000 further comprises a first field plate 2501 which is insulated from the drift zone 2600 by means of a first field plate dielectric 2510. Moreover, the transistor 2000 further comprises a second field plate 2502 which is insulated from the drift zone 2600 by means of a second field plate dielectric layer 2520. According to the embodiment shown in
A semiconductor substrate may be pre-processed by performing shallow trench isolation processes (STI) and implantation steps which are generally known. For example, a well implantation step may be performed so as to form a well implantation portion 120, followed by a further implantation step for providing a deep body connect implant region 225 and a doping step for forming the channel region 220. Further, an implantation step may be performed so as to define the drift zone 260. In the embodiment shown in
Thereafter, the gate dielectric layer 211 may be formed, for example by thermal oxidation. For example, the gate dielectric layer 211 may have a thickness of 5 to 50 nm. Then, a conductive material forming the gate electrode 210 and the field plate 250 is formed. For example, polysilicon may be deposited. For example, the polysilicon layer may have a thickness of 50 to 200 nm. The polysilicon material may be n-doped or may be undoped and may be doped after deposition. Then, the conductive material is patterned so as to form the gate electrode 210 and the field plate 250.
According to another embodiment, the tilted implantation step and the contact trench processing can be performed at a later processing stage, for example during the so-called MOL (mid-of-line) processing steps.
According to further embodiments, the contact trenches may be etched to a deeper depth than illustrated in
According to a further embodiment, forming the drift zone (S20) may comprise defining a second ridge in the semiconductor substrate, the second ridge extending along the first direction. Defining the second ridge and forming the field plate (S35) may be accomplished by forming field plate trenches (S25) in the semiconductor substrate and forming a conductive layer (S27) so as to fill adjacent trenches.
Forming the transistor by forming gate trenches and, optionally field plate trenches and, thereafter, forming a conductive layer so as to fill adjacent trenches, refers to the so-called damascene manufacturing method. According to this method, patterning the conductive layer so as to form the portions of the gate electrode adjacent to vertical sidewalls of the first ridge, can be dispensed with. Similarly, patterning the conductive layer so as to form the portions of the field plate adjacent to vertical sidewalls of the second ridge, can be dispensed with. Consequently, this method further simplifies the method of manufacturing the semiconductor device.
As has been illustrated in the foregoing, embodiments of the present specification relate to a semiconductor device which is implemented as a so-called lateral device enabling a current flow approximately parallel to the first main surface 110 of the semiconductor substrate 200. Accordingly, for example, source and drain regions may be formed in an easy manner and all device components may be processed adjacent to the first main surface 110 of the substrate. The channel region 220 has the shape of a ridge, thus implementing a three-dimensional structure. The gate electrode 210 is disposed in gate trenches 212 extending along the whole depth of the channel region 220. Accordingly, control of a conductive channel formed in the channel region 220 may be accomplished over the whole depth of the transistor. Moreover, due to the presence of the field plate 250, charge compensation in the drift zone 260 by means of the field plate 250 is accomplished. According to an embodiment, the field plate 250 is disposed in a field plate trench 252 extending in the depth direction of the substrate. Accordingly, in an off-state, depletion of charge carriers in the drift zone 260 with the field plate 250 may be easily and effectively accomplished. According to the embodiment in which the channel region 220 has the shape of a ridge having a special width, the transistor may be fully depleted when a gate voltage corresponding to an on-state is applied. Thereby, a transistor having improved sub-threshold slope characteristics is implemented. Further, the effective transistor width is increased, so that the effective area of the transistor is increased without increasing the space that is required.
While embodiments of the invention have been described above, it is obvious that further embodiments may be implemented. For example, further embodiments may comprise any subcombination of features recited in the claims or any subcombination of elements described in the examples given above. Accordingly, this spirit and scope of the appended claims should not be limited to the description of the embodiments contained herein.
Number | Name | Date | Kind |
---|---|---|---|
5828101 | Endo et al. | Oct 1998 | A |
6353252 | Yasuhara | Mar 2002 | B1 |
6452231 | Nakagawa | Sep 2002 | B1 |
6525375 | Yamaguchi et al. | Feb 2003 | B1 |
6589845 | Nair et al. | Jul 2003 | B1 |
6670673 | Sakakibara | Dec 2003 | B2 |
6696323 | Yamaguchi | Feb 2004 | B2 |
7126166 | Nair et al. | Oct 2006 | B2 |
7132333 | Schloesser et al. | Nov 2006 | B2 |
7368777 | Kocon | May 2008 | B2 |
7423325 | Tihanyi | Sep 2008 | B2 |
7635893 | Weis et al. | Dec 2009 | B2 |
7642597 | Saito | Jan 2010 | B2 |
7714384 | Seliskar | May 2010 | B2 |
7820517 | Gammel et al. | Oct 2010 | B2 |
7964913 | Darwish | Jun 2011 | B2 |
8115253 | Tang | Feb 2012 | B2 |
8415711 | Kitagawa | Apr 2013 | B2 |
20010045599 | Hueting et al. | Nov 2001 | A1 |
20020155685 | Sakakibara et al. | Oct 2002 | A1 |
20030132463 | Miyoshi | Jul 2003 | A1 |
20050156234 | Gammel et al. | Jul 2005 | A1 |
20060076621 | Hirler | Apr 2006 | A1 |
20060145230 | Omura et al. | Jul 2006 | A1 |
20060202272 | Wu | Sep 2006 | A1 |
20060237781 | Marchant et al. | Oct 2006 | A1 |
20070221992 | Seliskar et al. | Sep 2007 | A1 |
20080003703 | Gammel et al. | Jan 2008 | A1 |
20090020852 | Harada et al. | Jan 2009 | A1 |
20090108343 | Nemtsev et al. | Apr 2009 | A1 |
20090114968 | Wang et al. | May 2009 | A1 |
20090256212 | Denison et al. | Oct 2009 | A1 |
20090267116 | Wu et al. | Oct 2009 | A1 |
20090283825 | Wang et al. | Nov 2009 | A1 |
20100176421 | Van Hove et al. | Jul 2010 | A1 |
20100201439 | Wu et al. | Aug 2010 | A1 |
20100327349 | Arie et al. | Dec 2010 | A1 |
20110018058 | Disney et al. | Jan 2011 | A1 |
20110169075 | Hsieh | Jul 2011 | A1 |
20120043638 | Kitagawa | Feb 2012 | A1 |
20120061753 | Nishiwaki | Mar 2012 | A1 |
20120074460 | Kitagawa | Mar 2012 | A1 |
20120199878 | Shrivastava et al. | Aug 2012 | A1 |
20120211834 | Yang et al. | Aug 2012 | A1 |
20130037853 | Onozawa | Feb 2013 | A1 |
Number | Date | Country |
---|---|---|
101185169 | May 2008 | CN |
101419981 | Apr 2009 | CN |
102007584 | Apr 2011 | CN |
102157493 | Aug 2011 | CN |
19818300 | Jul 1999 | DE |
102004056772 | Jan 2007 | DE |
102007040066 | Mar 2008 | DE |
2001274398 | Oct 2001 | JP |
2012089826 | May 2012 | JP |
Entry |
---|
Schloesser, T., et al. “Semiconductor Device and Method for Manufacturing a Semiconductor Device.” U.S. Appl. No. 13/627,215, filed Sep. 26, 2012. |
Vielemeyer, et al. “Integrated Circuit and Method of Manufacturing an Integrated Circuit.” U.S. Appl. No. 14/043,971, filed Oct. 2, 2013. |
Meiser, A., et al. “Semiconductor Device and Method of Manufacturing a Semiconductor Device.” U.S. Appl. No. 13/731,380, filed Dec. 31, 2012. |
Meiser, A., et al. “Semiconductor Device Including a Fin and a Drain Extension Region and Manufacturing Method.” U.S. Appl. No. 13/692,462, filed Dec. 3, 2012. |
Number | Date | Country | |
---|---|---|---|
20140151798 A1 | Jun 2014 | US |