The present disclosure relates to a semiconductor device and a method of manufacturing a semiconductor device.
Conventionally, as described in JP H11-8399A, in a known semiconductor device, a Schottky junction and a pn junction are formed in parallel on both sides of a trench. The pn junction is formed by introducing p-type impurities into an n-type semiconductor layer by an ion implantation method or the like.
Ion implantation technique may not be sufficiently established in the future for specific semiconductor materials like next-generation device materials (such as GaN and SiC). In cases where such materials are selected, it is difficult to form a p-type region accurately in a desired range using the ion implantation technique.
In a semiconductor device using a trench structure, to form a pn junction by introducing p-type impurities into an n-type semiconductor layer, the pn junction is formed at a position deeper than a surface of the n-type semiconductor layer. The pn junction is closer to a bottom of the trench. When a reverse voltage is applied, an electric field is concentrated on the pn junction and the bottom of the trench. Since portions on which the electric field is concentrated when the reverse voltage is applied are close, voltage endurance against reverse voltage application tends to decrease.
According to an aspect of the present disclosure, a semiconductor device includes:
a trench on an upper face of an n-type semiconductor layer layered on a semiconductor substrate;
a Schottky junction on an upper face of an n-type region located on a side of one lateral side of the trench; and
a pn junction on an upper face of an n-type region located on a side of another lateral side of the trench,
wherein the pn junction is a junction between:
a p-type semiconductor layer having crystals grown by epitaxial growth on the upper face of the n-type region located on the side of the other lateral side; and
the n-type region.
According to another aspect of the present disclosure, a method of manufacturing a semiconductor device includes:
a trench forming step of forming a trench on an upper face of an n-type semiconductor layer layered on a semiconductor substrate;
a Schottky junction forming step of forming a Schottky junction on an upper face of a portion which is an n-type region forming one lateral side of the trench; and
a pn junction forming step of forming a pn junction on an upper face of a portion which is an n-type region forming another lateral side of the trench,
wherein, in the pn junction forming step, crystals of a p-type semiconductor layer are grown by epitaxial growth on the upper face of the portion which is the n-type region forming the other lateral side.
Embodiments of the present disclosure will be described below with reference to the figures.
First, a semiconductor device and a method of manufacturing the semiconductor device according to a first embodiment will be described.
The semiconductor device is manufactured as follows.
First, crystals of a p-type semiconductor layer 103 are grown by epitaxial growth on an upper face of an n-type semiconductor layer 102 layered on a semiconductor substrate 101 in
The p-type semiconductor layer 103 is formed at regions including a region to be a trench, a region to be a Schottky junction, and a region to be a pn junction.
Next, as shown in
As described above, a pn junction between the n-type semiconductor layer 102 and the p-type semiconductor layer 103A is formed (pn junction forming step).
A lateral side S1 of the p-type semiconductor layer 103A is an upper part of another lateral side (pn junction side) of the trench.
Next, as shown in
Steps 2 to 3constitute a trench forming step. Steps 1 to 2 constitute the pn junction forming step in which the pn junction is formed on an upper face of the portion (102B) which is the n-type region forming the other lateral side S2 of the trench 104.
Next, as shown in
Next, the insulating film 105 is etched by a known selective etching as shown in
Next, as shown in
As shown in
Formation of the Schottky junction and formation of the ohmic contact can be performed regardless of order.
Materials of the metals 106, 107 may be different or the same. The metals 106, 107 of the same materials may be formed at once.
Next, as shown in
Next, as shown in
The method of manufacturing the semiconductor device described above achieves the following advantageous effects.
The pn junction can be formed by growing crystals of the p-type semiconductor layer 103A by epitaxial growth. Even in a case where a semiconductor material (such as GaN and SiC) for which the ion implantation technique has not been sufficiently established is selected, it is easy to form the p-type semiconductor layer 103A accurately in a desired range.
A concentration of p-type impurities during epitaxial growth is controlled such that the concentration of p-type impurities in the p-type semiconductor layer 103A is large and the layer is thin. It shortens process time and reduces manufacture cost.
A concentration of impurities in a semiconductor layer formed by epitaxial growth is more likely to be uniform than that of a semiconductor layer formed by annealing after ion implantation.
For example, as shown in
The semiconductor device 100 is a diode in which the Schottky junction between the upper face of the n-type region 102A and the metal 106 and the pn junction between the n-type region 102B and the p-type semiconductor layer 103A are arranged in parallel between the anode electrode metal 108 and the cathode electrode metal 109. It is also called an MPS (Merged PiN Schottky) diode.
The semiconductor device 100 has a structure in which:
the trenches 104 are formed on the upper face of the n-type semiconductor layer 102 layered on the semiconductor substrate 101;
the Schottky junction is formed on the upper face of the n-type region 102A forming one lateral side S3 of the trench 104; and
the pn junction is formed on an upper face of the n-type region 102B forming the other lateral side S2 of the trench 104.
The pn junction is a junction between:
the p-type semiconductor layer 103A having crystals grown by epitaxial growth on the upper face of the n-type region 102B forming the other lateral side S2; and
the n-type region 102B.
The pn junction formed on the upper face of the n-type region 102B is located at the same height as the Schottky junction formed on the upper face of the n-type region 102A.
Regarding semiconductor materials, materials of the n-type semiconductor layer 102 and the p-type semiconductor layer 103A include GaN.
Alternatively, materials of the n-type semiconductor layer 102 and the p-type semiconductor layer 103A include one of SiC (silicon carbide), diamond, Ga203 (gallium oxide), and AIN (aluminum nitride).
The semiconductor device 100 described above achieves the following advantageous effects.
Since an electric field is concentrated on the insulating film 105 at a bottom of the trench 104 when a reverse voltage is applied, voltage endurance is high.
Since holes are injected from the p-type semiconductor layer 103A, resistance is low at the time of forward bias.
Since the p-type semiconductor layer 103A reduces a reverse leakage current, loss is smaller.
The pn junction between the p-type semiconductor layer 103A and the n-type region 102B is located above a bottom of the trench 104. The pn junction and the bottom of the trench (insulating film 105) are portions on which an electric field is concentrated when a reverse voltage is applied. A distance between the pn junction and the bottom of the trench increases by an amount they are separated in a vertical direction (layer thickness direction). It reduces electric field concentration and improves voltage endurance against application of a reverse voltage. A distance in the vertical direction (layer thickness direction) between the pn junction and the bottom of the trench can be easily controlled by changing a depth (etching depth in Step 3) of the bottom of the trench 104 with respect to the upper face of the n-type region 102B. Desired effect of improved voltage endurance can be easily achieved.
Next, a method of manufacturing a semiconductor device of a second embodiment will be described.
In the manufacture method of the embodiment, Steps 1 to 2 in the first embodiment are replaced with the methods described below. Except for that, the same steps as those shown in
In the embodiment, a region to be a pn junction is selected in the pn junction forming step. Crystals of the p-type semiconductor layer 103A (
As described above, use of selective epitaxial growth simplifies process and reduces manufacture cost.
Next, a semiconductor device and a method of manufacturing a semiconductor device according to a third embodiment will be described.
The semiconductor device is manufactured as follows.
First, as shown in
Next, the recess 202D is selected, and crystals of the p-type semiconductor layer 203 are grown by epitaxial growth (pn junction forming step). That is, the p-type semiconductor layer 203 containing P-type impurities is layered in the recess 202D by epitaxial growth using a pattern mask which opens above the recess 202D. The pattern mask is removed to obtain the structure in
Next, as shown in
A lateral side S1 of the p-type semiconductor layer 203 is an upper part of another lateral side (pn junction side) of the trench. A lateral side S2 of the n-type region 202B forming a pn junction with a lower face of the p-type semiconductor layer 203 is a lower part of the other lateral side (pn junction side) of the trench 204. A lateral side S3 of the n-type region 202A is one lateral side (Schottky junction side) of the trench 204.
Next, as shown in
Next, the insulating film 205 is etched by known selective etching as shown in
Next, as shown in
As shown in
Formation of the Schottky junction and formation of the ohmic contact can be performed regardless of order.
Materials of the metals 206, 207 may be different or the same. The metals 206, 207 of the same materials may be formed at once.
Next, as shown in
On the other hand, as shown in
The method of manufacturing the semiconductor device described above achieves the following advantageous effects.
The pn junction can be formed by growing crystals of the p-type semiconductor layer 203 by epitaxial growth. Even in a case where a semiconductor material (such as GaN and SiC) for which the ion implantation technique has not been sufficiently established is selected, it is easy to form the p-type semiconductor layer 203 accurately in a desired range.
A concentration of p-type impurities during epitaxial growth is controlled such that the concentration of p-type impurities in the p-type semiconductor layer 203 is large and the layer is thin. It shortens process time and reduces manufacture cost.
The upper face of the n-type region 202A and the upper face of the p-type semiconductor layer 203 can be aligned at the same height. Difference between amounts of layered metals 206, 207, etc. due to different surface heights need not be considered. Burden in processes is reduced, and the yield is increased.
For example, as shown in
The semiconductor device 200 is a diode in which the Schottky junction between the upper face of the n-type region 202A and the metal 206 and the pn junction between the n-type region 202B and the p-type semiconductor layer 203 are arranged in parallel between the anode electrode metal 208 and the cathode electrode metal 209. It is also called an MPS (Merged PiN Schottky) diode.
The semiconductor device 200 has a structure in which:
the trenches 204 are formed on the upper face of the n-type semiconductor layer 202 layered on the semiconductor substrate 201;
the Schottky junction is formed on the upper face of the n-type region 202A forming one lateral side S3 of the trench 204; and
the pn junction is formed on an upper face of the n-type region 202B forming the other lateral side S2 of the trench 204.
The pn junction is a junction between:
the p-type semiconductor layer 203 having crystals grown by epitaxial growth on the upper face of the n-type region 202B forming the other lateral side S2; and
the n-type region 202B.
The pn junction formed on the upper face of the n-type region 202B is located at a lower level than the Schottky junction formed on the upper face of the n-type region 202A. The Schottky junction formed on the upper face of the n-type region 202A is located at the same height as the upper face of the p-type semiconductor layer 203.
Regarding the semiconductor material, materials of the n-type semiconductor layer 202 and the p-type semiconductor layer 203 include GaN.
Alternatively, materials of the n-type semiconductor layer 202 and the p-type semiconductor layer 203 include one of SiC, diamond, Ga2O3, and AIN.
The semiconductor device 200 described above achieves the following advantageous effects.
Since an electric field is concentrated on the insulating film 205 at a bottom of the trench 204 when a reverse voltage is applied, voltage endurance is high.
Since holes are injected from the p-type semiconductor layer 203, resistance is low at the time of forward bias.
Since the p-type semiconductor layer 203 reduces a reverse leakage current, loss is smaller.
The pn junction between the p-type semiconductor layer 203 and the n-type region 202B is located above a bottom of the trench 204. The pn junction and the bottom of the trench (insulating film 205) are portions on which an electric field is concentrated when a reverse voltage is applied. A distance between the pn junction and the bottom of the trench increases by an amount they are separated in a vertical direction (layer thickness direction). It reduces electric field concentration and improves voltage endurance against application of a reverse voltage. A distance in the vertical direction (layer thickness direction) between the pn junction and the bottom of the trench can be easily controlled by changing a depth (difference between an etching depth in Step B3 and an etching depth in Step B1) of the bottom of the trench 204 with respect to the upper face of the n-type region 202B. Desired effect of improved voltage endurance can be easily achieved.
Next, a semiconductor device and a method of manufacturing a semiconductor device according to a fourth embodiment will be described.
The semiconductor device is manufactured as follows.
First, as shown in
In the same manner of selective epitaxial growth, as shown in
Next, as shown in
A lateral side S1 of the p-type semiconductor layer 303 is an upper part of another lateral side (pn junction side) of the trench. A lateral side S2 of an n-type region 302B forming a pn junction with a lower face of the p-type semiconductor layer 303 is a lower part of the other lateral side (pn junction side) of the trench 304. A lateral side S3 of the n-type region 302A is a lower part of one lateral side (Schottky junction side) of the trench 304. A lateral side S4 of the n-type semiconductor layer 302C is an upper part of the one lateral side (Schottky junction side) of the trench 304.
Next, as shown in
Next, the insulating film 305 is etched by known selective etching as shown in
Next, as shown in
As shown in
Formation of the Schottky junction and formation of the ohmic contact can be performed regardless of order.
Materials of the metals 306, 307 may be different or the same. The metals 306, 307 of the same materials may be formed at once.
Next, as shown in
On the other hand, as shown in
The method of manufacturing a semiconductor device described above achieves the following advantageous effects.
The pn junction can be formed by growing crystals of the p-type semiconductor layer 303 by epitaxial growth. Even in a case where a semiconductor material (such as GaN and SiC) for which the ion implantation technique has not been sufficiently established is selected, it is easy to form the p-type semiconductor layer 303 accurately in a desired range.
A concentration of p-type impurities during epitaxial growth is controlled such that the concentration of p-type impurities in the p-type semiconductor layer 303 is large and the layer is thin. It shortens process time and reduces manufacture cost.
The upper face of the n-type semiconductor layer 302C and the upper face of the p-type semiconductor layer 303 can be aligned at the same height. Difference between amounts of layered metals 306, 307, etc. due to different surface heights need not be considered. Burden in processes is reduced, and the yield is increased.
The number of processes in etching is less than that of the third embodiment by one. It reduces manufacture cost.
For example, as shown in
The semiconductor device 300 is a diode in which the Schottky junction between the upper face of the n-type region 302C and the metal 306 and the pn junction between the n-type region 302B and the p-type semiconductor layer 303 are arranged in parallel between the anode electrode metal 308 and the cathode electrode metal 309. It is also called an MPS (Merged PiN Schottky) diode.
The semiconductor device 300 has a structure in which:
the trenches 304 are formed on the upper face of the n-type semiconductor layers 302, 302C layered on the semiconductor substrate 301;
the Schottky junction is formed on the upper face of the n-type region 302A, 302C forming the one lateral side S3, S4 of the trench 304; and
the pn junction is formed on an upper face of the n-type region 302B forming the other lateral side S2 of the trench 304.
The pn junction is a junction between:
the p-type semiconductor layer 303 having crystals grown by epitaxial growth on the upper face of the n-type region 302B forming the other lateral side S2; and the n-type region 302B.
The pn junction formed on the upper face of the n-type region 302B is located at a lower level than the Schottky junction formed on the upper face of the n-type semiconductor layer 302C. The Schottky junction formed on the upper face of the n-type semiconductor layer 302C is located at the same height as the upper face of the p-type semiconductor layer 303.
Regarding the semiconductor material, materials of the n-type semiconductor layers 302, 302C and the p-type semiconductor layer 303 include GaN.
Alternatively, materials of the n-type semiconductor layers 302, 302C and the p-type semiconductor layer 303 include one of SiC, diamond, Ga203, and AIN.
The semiconductor device 300 described above achieves the following advantageous effects.
Since an electric field is concentrated on the insulating film 305 at a bottom of the trench 304 when a reverse voltage is applied, voltage endurance is high.
Since holes are injected from the p-type semiconductor layer 303, resistance is low at the time of forward bias.
Since the p-type semiconductor layer 303 reduces a reverse leakage current, loss is smaller.
The pn junction between the p-type semiconductor layer 303 and the n-type region 302B is located above a bottom of the trench 304. The pn junction and the bottom of the trench (insulating film 305) are portions on which an electric field is concentrated when a reverse voltage is applied. A distance between the pn junction and the bottom of the trench increases by an amount they are separated in a vertical direction (layer thickness direction). It reduces electric field concentration and improves voltage endurance against application of a reverse voltage. A distance in the vertical direction (layer thickness direction) between the pn junction and the bottom of the trench can be easily controlled by changing a depth (etching depth in step C3) of the bottom of the trench 304 with respect to the upper face of the n-type region 302B. Desired effect of improved voltage endurance can be easily achieved.
Next, a semiconductor device and a method of manufacturing a semiconductor device according to a fifth embodiment will be described.
The semiconductor device is manufactured as follows.
First, as shown in
In the same manner of selective epitaxial growth, as shown in
Steps D1 to D2 constitute a trench forming step of forming a trench 404. A height of the n-type semiconductor layer 402A may be adjusted to match a height of the p-type semiconductor layer 403 by layering an n-type semiconductor layer also on an upper face of the n-type semiconductor layer 402A by epitaxial growth.
The n-type semiconductor layer 402A which is a convex between the trenches 404, 404 is a portion on which a Schottky junction is formed.
A lateral side S1 of the p-type semiconductor layer 403 is an upper part of another lateral side (pn junction side) of the trench 404. A lateral side S2 of the n-type semiconductor layer 402B forming a pn junction with a lower face of the p-type semiconductor layer 403 is a lower part of the other lateral side (pn junction side) of the trench 404. A lateral side S3 of the n-type semiconductor layer 402A is one lateral side (Schottky junction side) of the trench 404.
Next, as shown in
Next, the insulating film 405 is etched by known selective etching as shown in
Next, as shown in
As shown in
Formation of the Schottky junction and formation of the ohmic contact can be performed regardless of order.
Materials of the metals 406, 407 may be different or the same. The metals 406, 407 of the same materials may be formed at once.
Next, as shown in
On the other hand, as shown in
The method of manufacturing the semiconductor device described above achieves the following advantageous effects.
The pn junction can be formed by growing crystals of the p-type semiconductor layer 403 by epitaxial growth. Even in a case where a semiconductor material (such as GaN and SiC) for which the ion implantation technique has not been sufficiently established is selected, it is easy to form the p-type semiconductor layer 403 accurately in a desired range.
A concentration of p-type impurities during epitaxial growth is controlled such that the concentration of p-type impurities in the p-type semiconductor layer 403 is large and the layer is thin. It shortens process time and reduces manufacture cost.
Since etching is not performed for the semiconductor layers 402, 402A, 402B, 403, less damage remains at interfaces with the insulating film 405. It prevents leakage.
For example, as shown in
The semiconductor device 400 is a diode in which the Schottky junction between the upper face of the n-type region 402A and the metal 406 and the pn junction between the n-type region 402B and the p-type semiconductor layer 403 are arranged in parallel between the anode electrode metal 408 and the cathode electrode metal 409. It is also called an MPS (Merged PiN Schottky) diode.
The semiconductor device 400 has a structure in which: the trenches 404 are formed on the upper face of the n-type semiconductor layers 402, 402A, 402B layered on the semiconductor substrate 401; the Schottky junction is formed on the upper face of the n-type region 402A forming the one lateral side S3 of the trench 404; and
the pn junction is formed on the upper face of the n-type semiconductor layer 402B forming the other lateral side S2 of the trench 404.
The n-type semiconductor layers 402, 402A, 402B include the n-type semiconductor layers 402A, 402B in an upper part. Crystals of the n-type semiconductor layers 402A, 402B are grown by selective epitaxial growth.
The n-type semiconductor layers 402A, 402B related to the selective epitaxial growth form:
the n-type region forming the one lateral side S3; and
the n-type region forming the other lateral side S2.
The pn junction is a junction between:
the p-type semiconductor layer 403 having crystals grown by epitaxial growth on the upper face of the n-type semiconductor layer 402B forming the other lateral side S2; and the n-type semiconductor layer 402B.
The pn junction formed on the upper face of the n-type semiconductor layer 402B is located at the same height as the Schottky junction formed on the upper face of the n-type semiconductor layer 402A.
Regarding the semiconductor material, materials of the n-type semiconductor layers 402, 402A, 402B and the p-type semiconductor layer 403 include GaN.
Alternatively, materials of the n-type semiconductor layers 402, 402A, 402B and the p-type semiconductor layer 403 include one of SiC, diamond, Ga203, and AIN.
The semiconductor device 400 described above achieves the following advantageous effects.
Since an electric field is concentrated on the insulating film 405 at a bottom of the trench 404 when a reverse voltage is applied, voltage endurance is high.
Since holes are injected from the p-type semiconductor layer 403, resistance is low at the time of forward bias.
Since the p-type semiconductor layer 403 reduces a reverse leakage current, loss is smaller.
The pn junction between the p-type semiconductor layer 403 and the n-type region 402B is located above a bottom of the trench 404. The pn junction and the bottom of the trench (insulating film 405) are portions on which an electric field is concentrated when a reverse voltage is applied. A distance between the pn junction and the bottom of the trench increases by an amount they are separated in a vertical direction (layer thickness direction). It reduces electric field concentration and improves voltage endurance against application of a reverse voltage. A distance in the vertical direction (layer thickness direction) between the pn junction and the bottom of the trench can be easily controlled by changing a depth (stacking height in step Dl) of the bottom of the trench 404 with respect to the upper face of the n-type region 402B. Desired effect of improved voltage endurance can be easily achieved.
In the above first to fifth embodiments, a total area of the Schottky junction does not have to be the same as a total area of the pn junction (SBD rate 50% and PN rate 50%). A ratio of a total area of the Schottky junction to a total area of the pn junction can be set at any value.
As shown in
an MPS having the trenches described above; and
a Schottky barrier diode (hereinafter referred to as “SBD”) having trenches.
As shown in
As shown in
equal to or higher than the ON voltage of SBD; and
lower than the ON voltage of the PN diode.
This is because the PN diode occupies a part of the area and the PN diode is not turned on yet. Therefore, increasing an SBD rate increases a current density in the voltage range 500 (closer to the graph of SBD1).
As described above, a total area of the Schottky junction is made larger than a total area of the pn junction. Thereby, decrease in current density can be suppressed in a voltage range lower than the ON voltage of the PN diode.
On the other hand, as shown in
Embodiments of the present disclosure are described above. Embodiments are shown as examples, and various modifications are possible. The components can be omitted, replaced or changed within the scope of the claims of the disclosure.
The present disclosure can be used in a semiconductor device and a method of manufacturing a semiconductor device.
Number | Date | Country | Kind |
---|---|---|---|
2019-083508 | Apr 2019 | JP | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2020/017191 | 4/21/2020 | WO | 00 |