Claims
- 1. A method of manufacturing a semiconductor device comprising:
- forming a dielectric layer containing functional circuit components bordered by one or more selectively placed non-functional circuit components;
- forming a layer of conductive material on the dielectric layer extending over the functional and over the one or more non-functional circuit components;
- forming a mask on the conductive layer, which mask contains a pattern defining lines to constitute a dense array of upper conductive lines extending over the functional and one or more non-functional circuit components; and
- etching the conductive layer through the mask to form the dense array of upper conductive lines on the dielectric layer extending over the functional circuit components and over the one or more selectively placed non-functional circuit components, wherein all of the non-functional circuit components included in the device are disposed only directly under portions of the dense array of conductive lines, and a distance between upper conductive lines is less than about 1.0 micron.
- 2. The method according to claim 1, wherein the functional circuit components and one or more non-functional circuit components comprise lower conductive lines.
- 3. The method according to claim 2, wherein the non-functional lower conductive lines extend for a distance of at least 2.0 microns.
- 4. The method according to claim 2, further comprising forming an electrical circuit with a portion of the upper conductive lines to form a dense array of functional upper conductive lines leaving one or more bordering non-functional upper conductive lines.
- 5. The method according to claim 4, wherein the non-functional upper conductive lines extend for a distance of about 2.0 microns.
- 6. The method according to claim 1, wherein the distance between the upper conductive lines is essentially the same.
- 7. The method according to claim 6, wherein the distance between the lower conductive lines is essentially the same.
- 8. The method according to claim 7, wherein the distance between the lower conductive lines is less than about 1.0 micron.
- 9. The method according to claim 8, wherein the distance between the lower conductive lines is less than about 0.7 microns.
- 10. The method according to claim 1, wherein the distance between upper conductive lines is less than about 0.7 microns.
- 11. The method according to claim 1, wherein the dielectric layer comprises silicon dioxide.
- 12. The method according to claim 11, comprising depositing an electrically conductive barrier layer on the dielectric layer.
- 13. The method according to claim 12, wherein the barrier layer comprises titanium, titanium nitride or titanium-tungsten.
- 14. The method according to claim 1, comprising depositing an electrically conductive barrier layer on the dielectric layer.
- 15. The method according to claim 14, wherein the barrier layer comprises titanium, titanium nitride or titanium-tungsten.
- 16. A method of manufacturing a semiconductor device comprising:
- forming a first layer of conductive material on a substrate;
- forming a first mask on the first conductive layer, which first mask contains a pattern defining lines to constitute a dense array of functional lower conductive lines bordered by one or more non-functional lower conductive lines;
- etching the first conductive layer through the mask to form a plurality of lower conductive lines; and
- forming an electrical circuit with a portion of the lower conductive lines to form the dense array of functional lower conductive lines leaving one or more bordering non-functional lower conductive lines;
- depositing a layer of dielectric material;
- planarizing the layer of dielectric material;
- forming a second layer of conductive material on the dielectric layer extending over the dense array of functional lower conductive lines and over the one or more bordering non-functional lower conductive lines;
- forming a second mask on the second conductive layer, which second mask contains a pattern defining lines to constitute a dense array of upper conductive lines extending over the dense array of functional lower conductive lines and over the one or more bordering non-functional lower conductive lines; and
- etching the second conductive layer through the mask to form the dense array of upper conductive lines extending directly over the dense array of functional lower conductive lines and extending directly over the one or more bordering non-functional lower conductive lines, wherein all of the non-functional conductive lines included in the device are disposed only directly under portions of the dense array of conductive lines.
- 17. The method according to claim 16, further comprising forming an electric circuit with a portion of the upper conductive lines to form a dense array of functional upper conductive lines extending over the functional and one or more non-functional lower conductive lines leaving one or more bordering non-functional upper conductive lines.
- 18. The method according to claim 16, comprising forming the first mask on the first conductive layer, which first mask contains a pattern defining lines to constitute a dense array of functional lower conductive lines bordered by one non-functional lower conductive line, forming an electrical circuit with a portion of the lower conductive lines to form the dense array of functional lower conductive lines leaving one bordering non-functional lower conductive line.
- 19. A method of manufacturing a semiconductor device comprising:
- forming a first layer of conductive material on a substrate;
- forming a first mask on the first conductive layer, which first mask contains a pattern defining lines to constitute a dense array of functional lower conductive lines bordered by one or more non-functional lower conductive lines;
- etching the first conductive layer through the mask to form a plurality of lower conductive lines; and
- forming an electrical circuit with a portion of the lower conductive lines to form the dense array of functional lower conductive lines leaving one or more bordering non-functional lower conductive lines;
- depositing a layer of dielectric material;
- planarizing the layer of dielectric material;
- forming a second layer of conductive material on the dielectric layer extending over the dense array of functional lower conductive lines and over the one or more bordering non-functional lower conductive lines;
- forming a second mask on the second conductive layer, which second mask contains a pattern defining lines to constitute a dense array of upper conductive lines extending over the dense array of functional lower conductive lines and over the one or more bordering non-functional lower conductive lines; and
- etching the second conductive layer through the mask to form the dense array of upper conductive lines extending over the dense array of functional lower conductive lines and over the one or more bordering non-functional lower conductive lines, wherein all of the non-functional conductive lines included in the device are disposed only directly under portions of the dense array of conductive lines, and a distance between upper conductive lines is less than about 1.0 micron.
Parent Case Info
This application is a division of application Ser. No. 08/423,497 filed Apr. 19, 1995 now U.S. Pat. No. 5,604,381.
US Referenced Citations (6)
Foreign Referenced Citations (2)
Number |
Date |
Country |
5-3298 |
Jan 1993 |
JPX |
5-47764 |
Feb 1993 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
423497 |
Apr 1995 |
|