Claims
- 1. A semiconductor device constituting a 2-dimensional carrier gas-FET comprising:
- a semi-insulating GaAs substrate;
- an undoped GaAs layer;
- an undoped Al.sub.x Ga.sub.l-x As layer;
- a doped Al.sub.y Ga.sub.l-y As layer; and
- another undoped Al.sub.z Ga.sub.1-z As layer having a thickness of 50-200 .ANG., said layers being positionally disposed in a vertical arrangement on said substrate in the order given above, the values of x, y and z ranging from 0.3 to 0.4, from 0.2 to 0.4 and from 0.3 to 0.4, respectively, and further comprising:
- a cap layer of high dopant impurity concentration disposed on said another undoped Al.sub.Z Ga.sub.1-z As layer and having a recess for forming therethrough a gate electrode;
- said gate electrode being disposed inside said recess and on said another undoped Al.sub.z Ga.sub.1-z As layer and being isolated from said cap layer through an inorganic side wall insulator film disposed only on the side wall inside said recess in said cap layer;
- a source electrode disposed on said cap layer; and
- a drain electrode disposed on said cap layer.
- 2. A semiconductor device according to claim 1, wherein said undoped Al.sub.x Ga.sub.1-x As layer and said another undoped Al.sub.z Ga.sub.1-z As layer have the values of x and z ranging from 0.3 to 0.4;
- wherein said doped Al.sub.y Ga.sub.1-y As layer has the value of y ranging from 0.2 to 0.4 and has a dopant impurity concentration of about 1.times.10.sup.19 to about 5.times.10.sup.19 cm.sup.-3 ; and
- wherein said cap layer is composed of one of GaAs or Ge and having dopant impurity concentration of about 1.times.10.sup.19 .times.1.times.10.sup.20 cm.sup.-3.
- 3. A semiconductor device according to claim 2, wherein said cap layer is composed of GaAs having a dopant impurity concentration of about 1.times.10.sup.19 cm.sup.-3 and a thickness of about 1600 .ANG. or more;
- wherein said cap layer and said another undoped Al.sub.z Ga.sub.1-z As layer form a hetero-junction between them; and
- wherein said source electrode and said drain electrode are disposed so as to lie predetermined distances respectively away from the periphery of said recess.
- 4. A semiconductor device according to claim 2, wherein said cap layer is composed of Ge having a dopant impurity concentration of about 1.times.10.sup.20 cm.sup.-3 and a thickness of about 200.ANG. or more;
- wherein said cap layer and said another undoped Al.sub.z Ga.sub.1-z As layer form a hetero-junction between them; and
- wherein said source electrode and said drain electrode are disposed so as to lie predetermined distances respectively away from the periphery of said recess.
- 5. A semiconductor device according to claim 1, wherein said side wall insulator film is composed of an inorganic insulator film formed by a low-temperature deposition method.
- 6. A semiconductor device according to claim 5, wherein said side wall insulator film has a thickness from about 100 to 3000 .ANG..
- 7. A semiconductor device according to claim 5, wherein said side wall insulator film has a thickness from about 100 to 1000.ANG..
- 8. A semiconductor device according to claim 5, wherein said undoped Al.sub.x Ga.sub.1-x As layer and said another undoped Al.sub.z Ga.sub.1-z As layer have the values of x and z ranging from 0.3 to 0.4;
- wherein said doped Al.sub.y Ga.sub.1-y As layer has the value of y ranging from 0.2 to 0.4 and has a dopant impurity concentration of about 1.times.10.sup.19 to about 5.times.10.sup.19 cm.sup.-3 ; and
- wherein said cap layer is composed of one of GaAs or Ge and having a dopant impurity concentration of about 1.times.10.sup.19 -1.times.10.sup.20 cm.sup.-3.
- 9. A semiconductor device according to claim 1, wherein said gate, source and drain electrodes are metal electrodes, and wherein said cap layer is a low-resistivity semiconductor layer.
- 10. A semiconductor device according to claim 5, wherein said cap layer is of a thickness and dopant impurity concentration so as to be a low-resistivity semiconductor layer.
- 11. A semiconductor device according to claim 5,
- wherein said undoped Al.sub.x Ga.sub.1-x As layer and said another undoped Al.sub.z Ga.sub.1-z As layer have the values of x and z ranging from 0.3 to 0.4;
- wherein said doped Al.sub.y Ga.sub.1-y As layer has the value of y ranging from 0.2 to 0.4 and has a dopant impurity concentration of about 1.times.10.sup.19 to about 5.times.10.sup.19 cm.sup.-3 ; and
- wherein said cap layer is of a thickness of dopant impurity concentration so as to be a low-resistivity semiconductor layer.
- 12. A semiconductor device comprising:
- a semi-insulating GaAs substrate;
- an undoped GaAs or Al.sub.y Ga.sub.1-y As layer, the value of y ranging from 0.3 to 0.4;
- a doped GaAs layer; and
- another undoped Al.sub.z Ga.sub.1-z As layer, the value z ranging from 0.3 to 0.4; said layers and substrate being positionally disposed in a vertically stacking arrangement and in the order given above, and further comprising:
- a cap layer of high impurity concentration disposed on said another undoped Al.sub.z Ga.sub.1-z As layer and having a recess for forming a gate electrode therethrough;
- said gate electrode being disposed inside said recess and on said another undoped Al.sub.z Ga.sub.1-z As layer;
- a source electrode disposed on said cap layer; and
- a drain electrode disposed on said cap layer,
- wherein said cap layer is composed of Ge having a dopant impurity concentration of about 10.sup.20 cm.sup.-3 and a thickness of about 500.ANG. or more,
- wherein said cap layer and said another undoped Al.sub.z G.sub.1-z As layer form a hetero-junction between them, and
- wherein said source electrode and said drain electrode are disposed so as to lie predetermined distances respectively away from the periphery of said recess.
- 13. A semiconductor device according to claim 12, wherein said gate electrode is isolated from said cap layer by a side wall insulator film formed only on the walls inside said recess.
- 14. A semiconductor device according to claim 13, wherein said side wall insulator film is composed of an inorganic insulator film formed by a low-temperature deposition method.
- 15. A semiconductor device according to claim 14, wherein the undoped layer is composed of Al.sub.y Ga.sub.1-y As having a y value of about 0.5 and a thickness of about 1 .mu.m;
- wherein said doped GaAs layer contains Si with a doping concentration of about 5.times.10.sup.17 cm.sup.-3 and a thickness of about 500.ANG.; and
- wherein said another undoped layer is composed of Al.sub.z Ga.sub.1-z As having a z value of about 0.3 to 0.4 and a thickness of about 50.ANG..
- 16. A semiconductor device according to claim 15, wherein said side insulator film has a thickness from about 100 to 1000.ANG..
- 17. A semiconductor device according to claim 15, wherein the distance between the periphery of said recess to each of said source and drain electrodes is less than or equal to 0.15 .mu.m.
- 18. A semiconductor device according to claim 12, wherein cap layer is a low-resistivity semiconductor layer.
- 19. A semiconductor device according to claim 15, wherein cap layer is a low-resistivity semiconductor layer.
- 20. A semiconductor device of FET type comprising:
- an undoped GaAs layer;
- an n-type AlGaAs layer;
- a doped n-type GaAs cap layer, said layers being positionally disposed in a vertically contacting arrangement in the order given;
- wherein a 2-dimensional electron gas layer is formed in said undoped GaAs layer in the vicinity of the interface between said AlGaAs layer and said undoped GaAs layer;
- wherein said doped n-type GaAs cap layer has a thickness of about 1600.ANG. or more and said cap layer has a recess for forming a gate electrode therethrough;
- wherein a source electrode and a drain electrode are dispose don said n-type GaAs cap layer; and
- wherein said gate electrode is disposed inside said recess and on said n-type AlGaAs layer and isolated from said cap layer through an inorganic side wall insulator film disposed only on the side walls inside said recess in said cap layer.
- 21. A semiconductor device according to claim 20, wherein a dopant impurity concentration of said cap layer ranges from 2.times.10.sup.18 to 10.sup.21 cm.sup.-3.
- 22. A semiconductor device according to claim 21, wherein said cap layer has a portion out therethrough for forming said recess for a Schottky gate electrode so as to provide contact by said Schottky gate electrode with said n-type AlGaAs layer for effecting a Schottky junction and wherein said Schottky gate electrode is isolated from said cap layer by said side wall insulator film.
- 23. A semiconductor device according to claim 22, wherein said side wall insulator film has a thickness from about 100 to 1000.ANG..
- 24. A semiconductor device according to claim 22, wherein the distance between the periphery of said recess and each of said source and drain electrodes is less than or equal to 0.15 .mu.m.
- 25. A semiconductor device according to claim 20, wherein the distance between the periphery of said recess and each of said source and drain electrodes is less than or equal to 0.15 .mu.m.
- 26. A semiconductor device according to claim 20, wherein said cap layer is of a thickness and dopant impurity concentration so as to be a low-resistivity semiconductor layer.
- 27. A semiconductor device constructing a 2-dimensional carrier gas FET comprising:
- a first semiconductor layer being comprised of a first semiconductor having a first bandgap;
- a second semiconductor layer of a first conductivity type being disposed on said first semiconductor layer and being comprised of a second semiconductor having a second bandgap said second bandgap being greater than said first bandgap, whereby said 2-dimensional carrier gas is formed in aid first layer;
- a third semiconductor layer of low impurity concentration which has a thickness of 50-200.ANG. and which is formed between said second semiconductor layer and a Schottky gate electrode, wherein said third semiconductor layer is provided for increasing the breakdown voltage of a Schottky junction, which junction is effected by said Schottky gate electrode being formed on said third semiconductor layer;
- a fourth semiconductor layer of high impurity concentration being disposed on said third semiconductor layer and having a recess for forming therethrough said Schottky gate electrode, wherein said Schottky gate electrode is disposed inside said recess and on said third semiconductor layer and isolated from said fourth semiconductor layer through an inorganic side wall insulator film disposed on the side walls inside said recess in said fourth semiconductor layer, and wherein said fourth semiconductor layer is of a first conductivity type;
- a source electrode being disposed on said fourth semiconductor layer; and
- a drain electrode being disposed on said fourth semiconductor layer.
- 28. A semiconductor device according to claim 27; wherein said fourth semiconductor layer forms a heterojunction with that portion of said third semiconductor layer disposed beneath said fourth semiconductor layer; and wherein said fourth semiconductor layer has a reducing effect reduces the parasitic resistance between said source electrode and said gate electrode.
- 29. A semiconductor device according to claim 28: wherein said source electrode and said drain electrode are disposed so as to lie predetermined distances respectively away from the periphery of said recess.
- 30. A semiconductor device according to claim 27 wherein said source electrode and said drain electrode are disposed so as to have lie predetermined distances respectively away from the periphery of said recess.
- 31. A semiconductor device according to claim 27, wherein said first semiconductor layer is composed of GaAs and said second semiconductor layer is composed of AlGaAs.
- 32. A semiconductor device according to claim 27, wherein said first semiconductor layer is composed of InGaAs and said second semiconductor layer is composed of InP.
- 33. A semiconductor device according to claim 27, wherein said first semiconductor layer is composed of InGaAs and said second semiconductor layer is composed of AlGaAs.
- 34. A semiconductor device according to claim 27, wherein said fourth semiconductor layer is comprised of a low-resistivity cap layer.
- 35. A semiconductor device constructing a 2-dimensional carrier gas FET comprising:
- a first semiconductor layer being comprised of a first semiconductor having a first bandgap;
- a second semiconductor layer being comprised of a second semiconductor having a second bandgap and being of a first conductivity type, said second bandgap being greater than said first bandgap, whereby said 2-dimensional carrier gas is formed in said first layer;
- a third semiconductor layer or high impurity concentration disposed on said second semiconductor layer and having a recess for forming therethrough a Schottky gate electrode, whereby said third semiconductor layer forms a heterojunction with that portion of said second semiconductor layer disposed beneath said third semiconductor layer, and wherein said third semiconductor layer is of a first conductivity type;
- a Schottky gate electrode being disposed inside said recess and on said second semiconductor layer and isolated from said third semiconductor layer through an inorganic side wall insulator film disposed only on the side walls inside said recess in said third semiconductor layer;
- a source electrode being disposed on said third semiconductor layer;
- a drain electrode being disposed on said third semiconductor layer; and
- wherein said third semiconductor layer reduces the parasitic resistance between said source electrode and said gate electrode.
- 36. A semiconductor device according to claim 35: wherein said source electrode and said drain electrode are disposed so as to lie predetermined distances respectively away from the periphery of said recess.
- 37. A semiconductor device according to claim 35, wherein said first semiconductor layer is composed of GaAs and said second semiconductor layer is composed of AlGaAs.
- 38. A semiconductor device according to claim 35, wherein said first semiconductor layer is composed of InGaAs and said second semiconductor layer is composed of InP.
- 39. A semiconductor device according to claim 35, wherein said first semiconductor layer is composed of InGaAs and said second semiconductor layer is composed of AlGaAs.
- 40. A semiconductor device according to claim 35, wherein said third semiconductor layer includes a cap layer having a thickness and a dopant impurity concentration so as to effect a low-resistivity layer.
- 41. A semiconductor device comprising:
- a first semiconductor layer having a first bandgap and being of a first conductivity type, whereby said first semiconductor layer provides a channel for said semiconductor device;
- a second semiconductor layer of low impurity concentration having a thickness of 50-200.ANG. and a second bandgap, said second bandgap being greater than said first bandgap and said second semiconductor layer having formed thereon a Schottky gate electrode, wherein said second semiconductor layer is provided for increasing the breakdown voltage of a Schottky junction, which junction is effected by said Schottky gate electrode being formed on said second semiconductor layer;
- a third semiconductor layer of high impurity concentration being disposed on said second semiconductor layer and having a recess for forming therethrough said Schottky gate electrode, said Schottky gate electrode being disposed inside said recess and on said second semiconductor layer and isolated from said third semiconductor layer through an inorganic side wall insulator film disposed only on the side walls inside said recess in said third semiconductor layer, whereby said third semiconductor layer forms a heterojunction with that portion of said second semiconductor layer disposed beneath said third semiconductor layer, wherein said third semiconductor layer reduces the parasitic resistance between a source electrode and a gate electrode, and wherein said third semiconductor layer is of a first conductivity type;
- a source electrode being disposed on said third semiconductor layer; and
- a drain electrode being disposed on said third semiconductor layer.
- 42. A semiconductor device according to claim 41:
- wherein said source electrode and said drain electrode are disposed so as to lie predetermined distances respectively and from the periphery of said recess.
- 43. A semiconductor device according to claim 41, wherein said third semiconductor layer includes a cap layer having a thickness and a dopant impurity concentration so as to effect a low-resistivity layer.
- 44. A semiconductor device comprising:
- a plurality of vertically stacked semiconductor layers, wherein one of which includes a channel region;
- a pair of electrodes electrically connected to said channel region; and
- gate means for controlling current flowing in said channel region,
- wherein another one of said semiconductor layers includes a pair of low-resistivity semiconductor cap regions which form a heterojunction with a different compound type semiconductor region corresponding to a still further one of said semiconductor layers, the cap regions are disposed between said channel region and the electrodes, respectively, and have formed therethrough a recessed gate structure so as to lower parasitic resistance between said gate means and the electrodes, wherein said different compound type semiconductor region is an undoped compound semiconductor region, and wherein said cap regions are respectively isolated from said gate means through an inorganic side wall insulator film disposed on the side walls inside the recess.
- 45. A semiconductor device comprising:
- a plurality of vertically stacked semiconductor layers, wherein one of said semiconductor layers is a channel region which includes a two-dimensional carrier gas;
- a pair of electrodes electrically connected to said channel region; and
- gate means for controlling current flowing in said channel region,
- wherein another one of said semiconductor layers includes a pair of low-resistivity semiconductor cap regions which form a heterojunction with a different compound type semiconductor region corresponding to a still further one of said semiconductor layers, the cap regions are disposed between said channel region and the electrodes, respectively, and have formed therethrough a recessed gate structure so as to lower parasitic resistance between said gate means and the electrodes, and wherein said cap regions are respectively isolated from said gate means through an inorganic side wall insulator film disposed on the side walls inside the recess.
- 46. A semiconductor device according to claim 45, wherein said channel region is included in an InGaAs semiconductor layer.
- 47. A semiconductor device according to claim 46, wherein said two-dimensional carrier gas is supplied from a AlGaAs layer which is one of said semiconductor layers which is contacting said InGaAs semiconductor layer.
- 48. A semiconductor device according to claim 46 wherein said two-dimensional carrier gas is supplied from a InP layer which is one of said semiconductor layers contacting said InGaAs semiconductor layer.
- 49. A semiconductor device according to claim 45, wherein said channel region is included in a GaAs semiconductor layer.
- 50. A semiconductor device according to claim 49, wherein said two-dimensional carrier gas is supplied from a AlGaAs layer which is one of said semiconductor layers which is contacting said GaAs semiconductor layer.
- 51. A semiconductor device according to claim 45, wherein said channel region is included in a Ge semiconductor layer.
- 52. A semiconductor device according to claim 51, wherein said two-dimensional carrier gas is supplied from a GaAs layer which is one of said semiconductor layers which is contacting said Ge semiconductor layer.
Priority Claims (2)
Number |
Date |
Country |
Kind |
61-41768 |
Feb 1986 |
JPX |
|
61-54624 |
Mar 1986 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 017,551, filed Feb. 24, 1987, and now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (1)
Number |
Date |
Country |
61-99380 |
May 1986 |
JPX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin, vol. 28, No. 3, Aug. 1985, pp. 916-917. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
17551 |
Feb 1987 |
|