Semiconductor device and operating method thereof

Information

  • Patent Grant
  • 9490360
  • Patent Number
    9,490,360
  • Date Filed
    Wednesday, February 19, 2014
    11 years ago
  • Date Issued
    Tuesday, November 8, 2016
    8 years ago
Abstract
Provided is a semiconductor device including a P-type substrate, a P-type first well region, an N-type second well region, a gate, N-type source and drain regions, a dummy gate and an N-type deep well region. The first well region is in the substrate. The second well region is in the substrate proximate to the first well region. The gate is on the substrate and covers a portion of the first well region and a portion of the second well region. The source region is in the first well region at one side of the gate. The drain region is in the second well region at another side of the gate. The dummy gate is on the substrate between the gate and the drain region. The deep well region is in the substrate and surrounds the first and second well regions. An operation method of the semiconductor device is further provided.
Description
BACKGROUND OF THE INVENTION

1. Field of Invention


The present invention relates to an integrated circuit (IC) technology, and particularly to a semiconductor device and an operating method thereof.


2. Description of Related Art


A laterally double-diffused metal oxide semiconductor (LDMOS) transistor is a power source device commonly used in semiconductor processes. A LDMOS transistor can provide a higher breakdown voltage (Vbd) and has a lower on-resistance (Ron) during operation, and hence, it is normally used as a high voltage device in power management IC. As electron products become more digitized and miniaturized, the demands for voltage accuracy, stability and device durability increase.


However, as the dimension of a LDMOS transistor is getting decreased, the distance between components is getting shorter. Therefore, the gate-induced drain leakage (GIDL) current of the device is often observed, and the noise from the substrate becomes serious. High GIDL current and high substrate noise result in the operation failure of the LDMOS transistor and accordingly reduce the performance of the device.


SUMMARY OF THE INVENTION

The present invention provides a semiconductor device, in which a dummy gate is disposed between the gate and the drain region for reducing the GIDL current, and a deep well region is disposed between the substrate and each well region for reducing the noise from the substrate.


The present invention further provides an operating method of the semiconductor device. The semiconductor device is a five-terminal device and can be operated without a GIDL current and a substrate noise.


The present invention provides a semiconductor device including a substrate of a first conductivity type, a first well region of the first conductivity type, a second well region of a second conductivity type, a gate, source and drain regions of the second conductivity type, a dummy gate and a first deep well region of the second conductivity type. The first well region is disposed in the substrate. The second well region is disposed in the substrate proximate to the first well region. The gate is disposed on the substrate and covers a portion of the first well region and a portion of the second well region. The source region is disposed in the first well region at one side of the gate. The drain region is disposed in the second well region at another side of the gate. The dummy gate is disposed on the substrate between the gate and the drain region. The first deep well region disposed in the substrate and surrounding the first and second well regions.


According to an embodiment of the present invention, the semiconductor device further includes a second deep well region of the first conductivity type disposed in the substrate between the first deep well region and each of the first and second well regions.


According to an embodiment of the present invention, a doping concentration of the first and second deep well regions is greater than a doping concentration of the first and second well regions.


According to an embodiment of the present invention, the semiconductor device further includes at least one doped region of the second conductivity type, disposed in the first deep well region, and at least one isolation structure, disposed in the substrate between the doped region and the source region or the drain region.


According to an embodiment of the present invention, the first well region is in contact with the second well region.


According to an embodiment of the present invention, the first well region and the second well region are separated by a distance.


According to an embodiment of the present invention, the semiconductor device further includes an isolation structure disposed in the substrate between the first and second well regions.


According to an embodiment of the present invention, a salicide-free region is present between the gate and the dummy gate.


According to an embodiment of the present invention, the semiconductor device further includes a salicide layer disposed on surfaces of the gate and the source and drain regions.


According to an embodiment of the present invention, the salicide layer is further disposed on a surface of the dummy gate.


According to an embodiment of the present invention, the gate includes amorphous silicon, polysilicon, metal, metal silicide or a combination thereof.


According to an embodiment of the present invention, the dummy gate includes amorphous silicon, polysilicon, metal, metal silicide or a combination thereof.


According to an embodiment of the present invention, the dummy gate is a floating gate.


The present invention further provides an operation of the said semiconductor device, which includes applying a first voltage to the drain region, applying a second voltage to the first deep well region, and applying a third voltage to the substrate.


According to an embodiment of the present invention, the second voltage is greater than the third voltage but less than the first voltage.


According to an embodiment of the present invention, the first voltage is about 5V and the third voltage is about zero.


According to an embodiment of the present invention, the operating method further includes applying a fourth voltage to the source region, and applying a fifth voltage to the gate.


According to an embodiment of the present invention, the fourth voltage is about zero, and the fifth voltage is about 2.5V.


According to an embodiment of the present invention, the dummy gate is a floating gate.


According to an embodiment of the present invention, the second deep well region is floating.


In view of the above, by disposing a dummy gate between the gate and the drain region and arranging a deep well region between the substrate and each well region, the GIDL current of the device can be reduced and the noise from the substrate can be decreased. Therefore, the malfunction of the device can be prevented, and the performance of the device can be significantly improved.


In order to make the aforementioned and other objects, features and advantages of the present invention comprehensible, a preferred embodiment accompanied with figures is described in detail below.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.



FIG. 1 is a schematic cross-sectional view of a semiconductor device according to an embodiment of the present invention.



FIG. 2 is a schematic cross-sectional view of a semiconductor device according to another embodiment of the present invention.



FIG. 3 is a schematic cross-sectional view of a semiconductor device according to yet another embodiment of the present invention.



FIG. 4 is a schematic cross-sectional view of a semiconductor device according to still another embodiment of the present invention.



FIG. 5 is a schematic cross-sectional view of a semiconductor device according to another embodiment of the present invention.





DESCRIPTION OF EMBODIMENTS

Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.



FIG. 1 is a schematic cross-sectional view of a semiconductor device according to an embodiment of the present invention.


The following embodiments in which the first conductivity type is P-type and the second conductivity type is N-type is provided for illustration purposes, and are not to construed as limiting the scope of the present invention. The P-type dopant includes boron, and the N-type dopant includes arsenic or phosphorous. It is appreciated by persons skilled in the art that the first conductivity type can be N-type and the second conductivity type can be P-type.


Referring to FIG. 1, the semiconductor device 10 of the invention includes a substrate 100 of a first conductivity type, a first well region 102 of the first conductivity type, a second well region 104 of a second conductivity type, a gate 106, source and drain regions 108 and 110 of the second conductivity type, a dummy gate 112 and a first deep well region 114 of the second conductivity type.


The substrate 100 can be a P-type semiconductor substrate, such as a P-type silicon substrate. The first well region 102 can be a P-type lightly doped (P) region. The second well region 104 can be an N-type lightly doped (N) region. The first well region 102 and the second well region 104 are disposed in the substrate 100 and proximate to each other. In this embodiment, the first well region 102 is in contact with the second well region 104. The doping concentration of the first well region 102 and ranges from about 1×1012 to 2×1013 atom/cm2. The doping concentration of the second well region 104 ranges from about 5×1012 to 3×1013 atom/cm2. Besides, the doping concentration of the first well region 102 can be the same or different from that of the second well region 104.


The gate 106 is disposed on the substrate 100 and covers a portion of the first well region 102 and a portion of the second well region 104. The gate 106 includes a gate dielectric layer 105 and a conductive layer 107. The gate dielectric layer 105 includes silicon oxide, silicon nitride, silicon oxynitride, a high-k material with a dielectric constant greater than 4, or a combination thereof. The high-k material can be metal oxide, such as HfO2, ZrO2, Al2O3, TiO2, La2O3, Y2O3, Gd2O3, Ta2O5 or a combination thereof. The conductive layer 107 includes amorphous silicon, undoped or doped polysilicon, metal (e.g. W, Al or Cu), or a combination thereof.


The source and drain regions 108 and 110 can be N-type heavily doped (N+) regions. The source region 108 is disposed in the first well region 102 at one side of the gate 106. The drain region 110 is disposed in the second well region 104 at another side of the gate 106.


The dummy gate 112 is disposed on the substrate 100 between the gate 106 and the drain region 110. In this embodiment, the dummy gate 112 includes a gate dielectric layer 111 and a conductive layer 113. The gate dielectric layer 111 includes silicon oxide, silicon nitride, silicon oxynitride, a high-k material with a dielectric constant greater than 4, or a combination thereof. The high-k material can be metal oxide, such as includes HfO2, ZrO2, Al2O3, TiO2, La2O3, Y2O3, Gd2O3, Ta2O5 or a combination thereof. The conductive layer 113 includes amorphous silicon, undoped or doped polysilicon, metal (e.g. W, Al or Cu), or a combination thereof. Besides, in terms of the process availability, the gate dielectric layer 111 can have the same material and thickness with those of the gate dielectric layer 105, and the conductive layer 113 can have the same material and thickness with those of the gate dielectric layer 107. However, the present invention is not limited thereto. In another embodiment, the gate dielectric layers 105 and 111 can have different thicknesses and materials. Similarly, the conductive layers 107 and 113 can have different thicknesses and materials. For example, the conductive layer 107 can include doped polysilicon, while the conductive layer 113 can include amorphous silicon.


Herein, since the dummy gate 112 is a floating gate, the materials and number of layers thereof are trivial. In other words, the materials and layers of the dummy gate 112 can be adjusted upon the process availability.


Besides, in this embodiment, the dummy gate 112 and the drain region 110 are separated by a distance, as shown in the semiconductor device 10 of FIG. 1, but the present invention is not limited by this. In another embodiment, the borderline of the dummy gate 112 can be aligned with the borderline of the drain region 110, as shown in the semiconductor device 20 of FIG. 2. In yet another embodiment (not shown), the dummy gate 112 and the drain region 110 can be partially overlapped.


The first deep well region 114 can be an N-type doped region. The first deep well region 114 is disposed in the substrate 100 and surrounds the first and second well regions 102 and 104. In this embodiment, the first deep well region 114 surrounds the first and second well regions 102 and 104 but is not in contact with the first and second well regions 102 and 104. Besides, the first deep well region 114 has a doping concentration greater than that of the first and second well regions 102 and 104. For example, the doping concentration of the first deep well region 114 ranges from about 1×1013 to 5×1013 atom/cm2.


The semiconductor device 10 further includes a salicide layer 109 at least disposed on the surfaces of the conductive layer 107 and the source and drain regions 108 and 110 for decreasing the junction resistances of the conductive layer 107 and the source and drain regions 108 and 110. The salicide layer 109 on the conductive layer 107 can be regarded as a component constituting the gate 106. The salicide layer 109 includes metal silicide, such as WSi, TiSi, CoSi, MoSi, NiSi, PdSi or PtSi. In an embodiment, the salicide layer 109 is further disposed on the surface of the conductive layer 113 and can be regarded as a component constituting the dummy gate 112, as shown in FIG. 1. In another embodiment, no salicide layer is disposed on the surface of the dummy gate 112, as shown in FIG. 2.


It is noted that a salicide-free region 130 is present between the gate 106 and the dummy gate 112. Specifically, a salicide block (SAB) layer is present in the salicide-free region 130 during the formation of the sailicide layer 109, so as to prevent formation of a salicide layer on the surface of the second well region 104 between the gate 106 and the dummy gate 112. The salicide-free region 130 and the floating dummy gate 112 of the invention play an important role in lowering the electric field between the gate 106 and the drain region 110, thereby reducing the GIDL current.


The semiconductor device 10 further includes a second deep well region 116 of the first conductivity type disposed in the substrate 100 between the first deep well region 114 and each of the first and second well regions 102 and 104. The second deep well region 116 can be a P-type doped region. In this embodiment, the second deep well region 116 surrounds and contacts the first and second well regions 102 and 104. Besides, the second deep well region 116 and the first deep well region 114 can contact with each other (as shown in FIG. 1) or can be separated from one another (not shown). In addition, the doping concentration of the first deep well region 114 can be the same or different from that of the second deep well region 116. Besides, the second deep well region 116 has a doping concentration greater than that of the first and second well regions 102 and 104. For example, the doping concentration of the second deep well region 116 ranges from about 2×1013 to 5×1013 atom/cm2. Herein, the first and second deep well regions 114 and 116 are disposed between the substrate 100 and each of the first and second well regions 102 and 104, and such configuration can effectively reduce the noise from the substrate 100.


The semiconductor device 100 further includes at least one doped region 118 of the second conductivity type and at least one isolation structure 120. Each doped region 118 can be an N-type heavily doped (N+) region. In this embodiment, two doped regions 118 are disposed in the first deep well region 114 and have a doping concentration greater than that of the first deep well region 114. For example, the doping concentration of the doped regions 118 ranges from about 5×1013 to 3×1015 atom/cm2. In an embodiment, the salicide layer 109 can be further disposed on the surfaces of the doped regions 118, so as to reduce the junction resistances of the first deep well region 114 and the doped regions 118. Besides, two isolation structures 120 are disposed in the substrate 100, one of the isolation structures 120 is located between one of the doped regions 118 and the source region 108, and the other of the isolation structures 120 is located between the other of the doped regions 118 and the drain region 110. Each isolation structure 120 can be a shallow trench isolation (STI) structure. Each isolation structure 120 includes silicon oxide, and the depth thereof is substantially the same as, greater than or less than the depth of the first and second well regions 102 and 104.


The embodiment of FIG. 1 in which the first well region 102 is disposed in contact with the second well region 104 is provided for illustration purposes, and is not construed as limiting the present invention. In another embodiment, the first well region 102 and the second well region 104 can be separated by a distance. As shown in FIG. 3, the semiconductor device 30 can further includes an isolation structure 140 disposed in the substrate 100 between the first and second well regions 102 and 104. The isolation structure 140 can be a shallow trench isolation (STI) structure. The isolation structure 140 includes silicon oxide and the depth thereof is substantially the same as, greater than or less than the depth of the first and second well regions 102 and 104.


Besides, the second deep well region 116 is an optional component and can be omitted from the semiconductor device. As shown in FIG. 4, in the semiconductor device 40, the first deep well region 114 is the only component disposed in the substrate 100 for reducing the substrate noise. Specifically, the first deep well region 114 surrounds but keeps a distance from the first and second well regions 102 and 104.


In another embodiment, the isolation structure 140 can be further included in the device while the second deep well region 116 can be omitted from the device, as shown in the semiconductor device 50 of FIG. 5.


The operating method of the invention is described below in reference to the semiconductor device 10 of FIG. 1. As shown in FIG. 1, the operating method of the invention includes applying a first voltage V1 to the drain region 110, applying a second voltage V2 to the first deep well region 114, and applying a third voltage V3 to the substrate 100. Herein, the second voltage V2 is greater than the third voltage V3 but less than the first voltage V1. For example, the first voltage V1 is about 5V, the third voltage V3 is about zero (grounded), and the second voltage V2 is about 2.5V. Besides, the first deep well region 114 and the doped regions 118 are in contact with each other and have the same conductivity type, and thus, the second voltage V2 can be applied to the doped regions 118 with a higher doping concentration, so as to reduce the junction resistances.


The operation method further includes applying a fourth voltage V4 to the source region 108, and applying a fifth voltage V5 to the gate 106. The fourth voltage V4 is about zero (grounded), and the fifth voltage V5 is about 2.5V.


Herein, the dummy gate 109 and the second deep well region 116 are floating, so the semiconductor device 10 can be regarded as a five-terminal device with terminals of the source region 108, the gate 106, the drain region 110, the substrate 100 and the first deep well region 114. The operating voltages applied to the terminals are provided only for illustration purposes and are not construed as limiting the present invention.


In summary, in the semiconductor device of the invention, a dummy gate is disposed between the gate and the drain region, and a deep well region is disposed between the substrate and each well region. By such disposition, the GIDL current of the device can be reduced and the noise from the substrate can be decreased. Therefore, the malfunction of the device can be prevented, and the performance of the device can be significantly improved.


The present invention has been disclosed above in the preferred embodiments, but is not limited to those. It is known to persons skilled in the art that some modifications and innovations may be made without departing from the spirit and scope of the present invention. Therefore, the scope of the present invention should be defined by the following claims.

Claims
  • 1. A semiconductor device, comprising: a first well region of a first conductivity type, disposed in a substrate of the first conductivity type;a second well region of a second conductivity type, disposed in the substrate proximate to the first well region;a gate, disposed on the substrate and covering a portion of the first well region and a portion of the second well region;a source region of the second conductivity type, disposed in the first well region at one side of the gate;a drain region of the second conductivity type, disposed in the second well region at another side of the gate;a dummy gate, disposed on the substrate between the gate and the drain region;a first deep well region of the second conductivity type, disposed in the substrate and surrounding but keeping a distance from the first and second well regions;at least one doped region of the second conductivity type, disposed in the first deep well region; anda second deep well region of the first conductivity type, disposed in the substrate between the first deep well region and each of the first and second well regions,wherein a doping concentration of the first and second deep well regions is greater than a doping concentration of the first and second well regions.
  • 2. The semiconductor device of claim 1, further comprising: at least one isolation structure, disposed in the substrate between the doped region and the source region or the drain region.
  • 3. The semiconductor device of claim 1, wherein the first well region is in contact with the second well region.
  • 4. The semiconductor device of claim 1, wherein the first well region and the second well region are separated by a distance.
  • 5. The semiconductor device of claim 4, further comprising an isolation structure disposed in the substrate between the first and second well regions.
  • 6. The semiconductor device of claim 1, wherein a salicide-free region is present between the gate and the dummy gate.
  • 7. The semiconductor device of claim 1, further comprising a salicide layer disposed on surfaces of the gate and the source and drain regions.
  • 8. The semiconductor device of claim 7, wherein the salicide layer is further disposed on a surface of the dummy gate.
  • 9. The semiconductor device of claim 1, wherein the gate comprises amorphous silicon, polysilicon, metal, metal silicide or a combination thereof.
  • 10. The semiconductor device of claim 1, wherein the dummy gate comprises amorphous silicon, polysilicon, metal, metal silicide or a combination thereof.
  • 11. The semiconductor device of claim 1, wherein the dummy gate is a floating gate.
  • 12. An operating method of the semiconductor device of claim 1, comprising: applying a first voltage to the drain region;applying a second voltage to the first deep well region; andapplying a third voltage to the substrate.
  • 13. The operating method of claim 12, wherein the second voltage is greater than the third voltage but less than the first voltage.
  • 14. The operating method of claim 13, wherein the first voltage is 5V and the third voltage is zero.
  • 15. The operating method of claim 12, further comprising: applying a fourth voltage to the source region; andapplying a fifth voltage to the gate.
  • 16. The operating method of claim 15, wherein the fourth voltage is zero, and the fifth voltage is 2.5V.
  • 17. The operating method of claim 12, wherein the dummy gate is a floating gate.
  • 18. The operating method of claim 12, wherein the second deep well region is floating.
  • 19. A semiconductor device, comprising: a first well region of a first conductivity type, disposed in a substrate of the first conductivity type;a second well region of a second conductivity type, disposed in the substrate proximate to the first well region;a gate, disposed on the substrate and covering a portion of the first well region and a portion of the second well region;a source region of the second conductivity type, disposed in the first well region at one side of the gate;a drain region of the second conductivity type, disposed in the second well region at another side of the gate;a dummy gate, disposed on the substrate between the gate and the drain region;a first deep well region of the second conductivity type, disposed in the substrate and surrounding but keeping a distance from the first and second well regions;at least one doped region of the second conductivity type, disposed in the first deep well region;a second deep well region of the first conductivity type, disposed in the substrate between the first deep well region and each of the first and second well regions;at least one first isolation structure, disposed in the substrate between the doped region and the source region or the drain region; anda second isolation structure, disposed in the substrate between the first and second well regions.
US Referenced Citations (97)
Number Name Date Kind
4344081 Pao et al. Aug 1982 A
4396999 Malaviya Aug 1983 A
4893160 Blanchard Jan 1990 A
4918333 Anderson et al. Apr 1990 A
4958089 Fitzpatrick et al. Sep 1990 A
5040045 McArthur et al. Aug 1991 A
5268589 Dathe Dec 1993 A
5296393 Smayling et al. Mar 1994 A
5326711 Malhi Jul 1994 A
5346835 Malhi et al. Sep 1994 A
5430316 Contiero et al. Jul 1995 A
5436486 Fujishima et al. Jul 1995 A
5534721 Shibib Jul 1996 A
5811850 Smayling et al. Sep 1998 A
5950090 Chen et al. Sep 1999 A
5998301 Pham et al. Dec 1999 A
6066884 Krutsick May 2000 A
6144538 Chao Nov 2000 A
6165846 Carns et al. Dec 2000 A
6245689 Hao et al. Jun 2001 B1
6277675 Tung Aug 2001 B1
6277757 Lin Aug 2001 B1
6297108 Chu Oct 2001 B1
6306700 Yang Oct 2001 B1
6326283 Liang et al. Dec 2001 B1
6353247 Pan Mar 2002 B1
6388292 Lin May 2002 B1
6400003 Huang Jun 2002 B1
6424005 Tsai et al. Jul 2002 B1
6514830 Fang et al. Feb 2003 B1
6521538 Soga et al. Feb 2003 B2
6614089 Nakamura et al. Sep 2003 B2
6713794 Suzuki Mar 2004 B2
6762098 Hshieh et al. Jul 2004 B2
6764890 Xu Jul 2004 B1
6784060 Ryoo Aug 2004 B2
6784490 Inoue et al. Aug 2004 B1
6819184 Pengelly et al. Nov 2004 B2
6822296 Wang Nov 2004 B2
6825531 Mallikarjunaswamy Nov 2004 B1
6846729 Andoh et al. Jan 2005 B2
6855581 Roh et al. Feb 2005 B2
6869848 Kwak Mar 2005 B2
6894349 Beasom May 2005 B2
6958515 Hower et al. Oct 2005 B2
7015116 Lo et al. Mar 2006 B1
7023050 Salama et al. Apr 2006 B2
7037788 Ito et al. May 2006 B2
7075575 Hynecek Jul 2006 B2
7091079 Chen et al. Aug 2006 B2
7148540 Shibib et al. Dec 2006 B2
7214591 Hsu May 2007 B2
7309636 Chen Dec 2007 B2
7323740 Park et al. Jan 2008 B2
7358567 Hsu Apr 2008 B2
7427552 Jin et al. Sep 2008 B2
7439584 Khemka et al. Oct 2008 B2
7466006 Khemka et al. Dec 2008 B2
8304831 Zhu et al. Nov 2012 B2
8482063 Lin et al. Jul 2013 B2
8507987 Huang et al. Aug 2013 B2
20030022460 Park Jan 2003 A1
20040018698 Schmidt Jan 2004 A1
20040070050 Chi Apr 2004 A1
20050227448 Chen et al. Oct 2005 A1
20050258496 Tsuchiko Nov 2005 A1
20060027874 Tsai et al. Feb 2006 A1
20060035437 Mitsuhira et al. Feb 2006 A1
20060261407 Blanchard et al. Nov 2006 A1
20060270134 Lee et al. Nov 2006 A1
20060270171 Chen et al. Nov 2006 A1
20070041227 Hall et al. Feb 2007 A1
20070082440 Shiratake Apr 2007 A1
20070132033 Wu et al. Jun 2007 A1
20070273001 Chen et al. Nov 2007 A1
20080014690 Chu et al. Jan 2008 A1
20080160697 Kao Jul 2008 A1
20080160706 Jung Jul 2008 A1
20080185629 Nakano et al. Aug 2008 A1
20080296655 Lin et al. Dec 2008 A1
20090108348 Yang et al. Apr 2009 A1
20090111252 Huang et al. Apr 2009 A1
20090159966 Huang Jun 2009 A1
20090278208 Chang Nov 2009 A1
20090294865 Tang et al. Dec 2009 A1
20100006937 Lee Jan 2010 A1
20100032758 Wang et al. Feb 2010 A1
20100096702 Chen et al. Apr 2010 A1
20100148250 Lin Jun 2010 A1
20100213517 Sonsky et al. Aug 2010 A1
20110057263 Tang et al. Mar 2011 A1
20110068415 Huang et al. Mar 2011 A1
20110193161 Zhu Aug 2011 A1
20120175679 Marino et al. Jul 2012 A1
20130161739 Tseng et al. Jun 2013 A1
20130181285 Ng et al. Jul 2013 A1
20140361367 Tseng et al. Dec 2014 A1
Non-Patent Literature Citations (1)
Entry
Khemka et al., “Novel FRESURF LDMOSFET Devices with Improved BVdss-Rdson,” IEEE Electron Device Letters, Dec. 2004, pp. 804-806, vol. 25, No. 12.
Related Publications (1)
Number Date Country
20150236150 A1 Aug 2015 US