Claims
- 1. A semiconductor device comprising:
- a power supply terminal for receiving an external power supply voltage external to the semiconductor device;
- a control signal input terminal for receiving an external control signal external to the semiconductor device;
- a clock generator driven by the external power supply voltage from said power supply terminal for generating an internal clock signal internal to the semiconductor device;
- selecting means for selecting one of an external clock signal external to the semiconductor device and the internal clock signal output from said clock generator in accordance with the external control signal from said control signal input terminal; and
- an internal circuit driven by the external power supply voltage from said power supply terminal for performing a prescribed operation in synchronization with the clock signal selected by said selecting means.
- 2. The semiconductor device in accordance with claim 1, wherein said selecting means applies said internal clock signal to said internal circuit while outputting said internal clock signal from the semiconductor device in response to selection of said internal clock signal, and blocks the input of said internal clock signal to said internal circuit while applying said external clock signal to said internal circuit in response to selection of said external clock signal.
- 3. The semiconductor device according to claim 1, wherein said internal clock signal can be monitored externally of the semiconductor device, and said semiconductor device further includes a signal input/output terminal used for outputting said internal clock signal from the semiconductor device when said internal clock signal is to be monitored and used for inputting said external clock signal into the semiconductor device when said external clock signal is to be used.
- 4. The semiconductor device according to claim 2, further comprising a signal input/output terminal for outputting said internal clock signal from the semiconductor device when said internal clock signal is selected by said selecting means and used for inputting said external clock signal into the semiconductor device when said external clock signal is selected.
- 5. A semiconductor device comprising:
- a clock generator for generating an internal clock signal internal to the semiconductor device;
- an internal circuit for performing a prescribed operation in synchronization with a clock signal; and
- selecting means for selecting one of an external clock signal external to the semiconductor device and the internal clock signal output from said clock generator, and for applying said internal clock signal to said internal circuit while outputting said internal clock signal from the semiconductor device in response to selection of said internal clock signal, and for blocking the input of said internal clock signal to said internal circuit while applying said external clock signal to said internal circuit in response to selection of said external clock signal.
- 6. The semiconductor device according to claim 5, wherein said selecting means includes a control signal input terminal, and a gate coupled between said clock generator and said internal circuit, and responsive to a control signal external to the semiconductor device applied to the control signal input terminal.
- 7. The semiconductor device according to claim 6, wherein
- said selecting means further includes an inverter providing a signal complementary to the control signal for controlling the gate.
- 8. The semiconductor device according to claim 6, further comprising a signal input/output terminal coupled to said gate, receiving the internal clock signal via the gate, and coupled to said internal circuit for applying the external clock signal.
- 9. The semiconductor device according to claim 5, further comprising a signal input/output terminal for outputting said internal clock signal from the semiconductor device when said internal clock signal is selected by said selecting means and used for inputting said external clock signal into the semiconductor device when said external clock signal is selected.
Priority Claims (2)
Number |
Date |
Country |
Kind |
7-157377 |
Jun 1995 |
JPX |
|
7-309576 |
Nov 1995 |
JPX |
|
Parent Case Info
This application is a divisional of application Ser. No. 08/639,326 filed Apr. 25, 1996, now U.S. Pat. No. 5,828,258.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5689643 |
O'Hanlan |
Nov 1997 |
|
5799177 |
McKenzie et al. |
Aug 1998 |
|
5801561 |
Wong et al. |
Sep 1998 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
639326 |
Apr 1996 |
|