Claims
- 1. The process of fabrication of semiconductor structures by the steps of providing a semiconductor body having at least two layers;
- an exposed first layer having a different solubility in a particular metal than a second underlying layer;
- providing a vertical differentiation of semiconductor device elements by selective removal of portions of said first layer thereby exposing regions of said second layer;
- applying said particular metal to said regions of said second layer and to the remaining portions of said first layer and fusing said metal and the underlying semiconductor material.
- 2. The process of claim 1 wherein said first layer is gallium aluminum arsenide and said second layer is gallium arsenide.
- 3. The process of claim 2 wherein said metal is tin.
- 4. In the fabrication of semiconductor devices by forming device elements in different areas of a semiconductor substrate by employing a vertical differentiation of areas of said substrate, the improvement comprising:
- providing the substrate with layers of different semiconductor materials each capable of producing a different device element or fusion with a specific metal;
- exposing areas of the layers of the different semiconductor materials to provide the device regions; and
- fusing said specific metal into each exposed regions.
Parent Case Info
This is a division, of application Ser. No. 088,718 filed Oct. 26, 1979, now abandoned.
US Referenced Citations (19)
Non-Patent Literature Citations (2)
Entry |
Dumke et al., IBM Technical Disclosure Bulletin, vol. 14, No. 4, Sep. 1971, pp. 1248 and 1249. |
Ladd et al., Solid-State Electronics, vol. 13, Pergamon Press, 1970, Gt. Britain, pp. 485-489. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
88718 |
Oct 1979 |
|