This application is based on Japanese Patent Application No. 2002-142974 filed on May 17, 2002, the disclosure of which is incorporated herein by reference.
The present invention relates to a semiconductor device having a plurality of bump electrodes.
Semiconductor devices have a plurality of bump electrodes, which are formed on one side of a semiconductor substrate. Some of these devices have a chip size package structure, i.e., CSP structure. The CSP structure provides that a size of a chip is almost equal to a size of a package. The semiconductor device with CSP structure can be used as a power electronic device, so that comparably heavy current flows in an electric circuit of the power electronic device.
As shown in
The support area 8 is needed for supporting the semiconductor device 20. In general, the semiconductor device 20 is carried by a tray 10, which is a container having a plate-like shape, as shown in
In recent years, more and more bump electrodes 6a are required as external connection terminals, because of a high-density integration and a multipurpose electric circuit. Therefore, a wide area for forming the bump electrode 6a is needed. However, no bump electrode 6a can be formed on the support area 8, which is disposed on the peripheral surface of the upper surface 20a so as to support the semiconductor device 20. Thus, it is difficult to increase the bump electrode 6a.
In view of the above-mentioned problem, it is an object of the present invention to provide a semiconductor device with a plurality of bump electrodes, in which a number of the bump electrodes can be formed sufficiently large.
A semiconductor device having a plurality of bump electrodes includes a substrate, a plurality of bump electrodes disposed on the substrate, and a support area for supporting the substrate in case of carrying the substrate. The support area is disposed on a surface of the substrate, the surface on which the bump electrode is disposed, and is disposed at a predetermined position, which is dotted or separated into parts on the surface of the substrate. In this device, the support area is sufficiently small, and the number of the bump electrode can increase. Moreover, degree of freedom in a configuration of the support area also increases.
Preferably, the support area is disposed on the peripheral end of the surface of the substrate. More preferably, the support area is disposed only at four corners of the substrate, when the substrate has four corners.
The above and other objects, features and advantages of the present invention will become more apparent from the following detailed description made with reference to the accompanying drawings. In the drawings:
A semiconductor device with CSP structure, according to an embodiment of the present invention, is used as a power electronic device.
As shown in
The connection pad 2 is covered with a passivation film 3 made of silicon oxide or silicon nitride, so that only a center portion of the surface of the connection pad 2 opens through the passivation film 3. An insulation film 4 is formed on the passivation film 3, so that the connection pad 2 also opens through the insulation film 4, and an electrode 6 is disposed on the insulation film 4. The insulation film 4 is made of poly-imide resin and the like. Thus, the CPS structure is prepared.
The connection pad 2 and the electrode 6 are electrically connected with a printed circuit 5, which is disposed on the insulation film 4. The electrode 6 is formed at a predetermined position on the insulation film 4. The electrode 6, the printed circuit 5, the insulation film 4, and the passivation film 3 are covered with a sealing film 7 so that all of the upper surface 20a of the semiconductor device 20 is covered with the sealing film 7 except for the electrode 6. The sealing film 7 is made of epoxy resin, acrylic resin, poly-imide resin, or the like. A bump electrode 6a is disposed on the electrode 6, which is exposed from the sealing film 7.
As shown in
Thus, since the support area 8 is dotted or separated into parts on the upper surface 20a of the semiconductor substrate 1, degree of freedom in a configuration of the support area 8 increases.
The semiconductor device 20 is manufactured as follows.
As shown in
Next, the insulation film 4 is formed on the passivation film 3 so as to expose only the center portion of the connection pad 2. Further, the insulation film 4 is prepared for forming the electrode 6 thereon later. The insulation film 4 is formed by the following manner. A poly-imide resin is coated on the semiconductor substrate 1, and is hardened. After that, the poly-imide resin film is patterned to form the insulation film 4 with using photo-resist pattern. Then, the photo-resist is removed.
Next, the printed circuit 5 is formed on the insulation film 4, as shown in
As shown in
Then, for example, epoxy resin is coated to cover the semiconductor substrate 1. The epoxy resin is hardened and ground so that the upper surface of the electrode 6 appears from the epoxy resin layer. Thus, the sealing film 7 is formed, as shown in
After that, as shown in
In the above embodiment, the support area 8 is disposed only at four corners of the semiconductor device 20. However, the support area 8 can be formed at various positions, for example, at positions immediately adjacent the sides of the substrate 1 as shown in
Although the support area 8 has a square shape and four areas, another shape and number of support area can be available. For example, the support area 8 may have three or five areas, each of which is a circle. Moreover, although the semiconductor substrate 1 is a square, another semiconductor substrate can be used as the substrate 1. For example, the substrate 1 may have a disk shape or the like. Further, the substrate 1 can be made of another material such as resin material.
Although the insulation film 4 is formed on the passivation film 3, the insulation film 4 can be omitted. For example, the passivation film 3 may be used as the insulation film 4. In this case, the printed circuit 5 and the sealing film 7 are formed on the passivation film 3.
Alternatively, the support area 8 can be formed by the following method. At first, a plurality of bump electrodes 6a is formed on an entire upper surface 20a of the substrate 1. Then, predetermined bump electrodes 6a are eliminated so that the support area 8 is formed. For example, the bump electrode 6a is eliminated with a grinder.
Although the present invention has been fully described in connection with the preferred embodiment and modifications thereof with reference to the accompanying drawings, it is to be noted that further changes and modifications will become apparent to those skilled in the art.
Number | Date | Country | Kind |
---|---|---|---|
2002-142974 | May 2002 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5880017 | Schwiebert et al. | Mar 1999 | A |
5990418 | Bivona et al. | Nov 1999 | A |
6294406 | Bertin et al. | Sep 2001 | B1 |
6339254 | Venkateshwaran et al. | Jan 2002 | B1 |
6418029 | McKee et al. | Jul 2002 | B1 |
6455920 | Fukasawa et al. | Sep 2002 | B2 |
6560122 | Weber | May 2003 | B2 |
6703697 | Leahy et al. | Mar 2004 | B2 |
6784542 | Fukasawa et al. | Aug 2004 | B2 |
6798076 | Horigan et al. | Sep 2004 | B2 |
20010026021 | Honda | Oct 2001 | A1 |
20010028110 | Andoh | Oct 2001 | A1 |
20030025187 | Strutz et al. | Feb 2003 | A1 |
20030030137 | Hashimoto | Feb 2003 | A1 |
20040012088 | Fukasawa et al. | Jan 2004 | A1 |
20040117977 | Hiramatsu et al. | Jun 2004 | A1 |
Number | Date | Country | |
---|---|---|---|
20030214034 A1 | Nov 2003 | US |