Claims
- 1. A method of manufacturing a semiconductor device comprising:a step of forming a capacitor comprising a bottom electrode composed of a conductive layer, a capacitor dielectric layer composed of one of a ferroelectric layer and a high dielectric layer formed on the bottom electrode, and a top electrode composed of a conductive layer formed on the capacitor dielectric layer, on an insulating layer of a semiconductor substrate in which an integrated circuit is fabricated, a step of forming an interlayer insulating layer that covers the capacitor, a step of forming contact holes reaching the integrated circuit, and the top electrode and bottom electrode of the capacitor, through the insulating layer and interlayer insulating layer, a step of forming interconnections to be electrically connected with the integrated circuit and capacitor through the contact holes, and a step of sequentially forming a passivation layer composed of a phospho-silicate layer and a non-doped silicate layer that covers the interconnections.
- 2. The method of manufacturing a semiconductor device of claim 1, wherein the step of forming the passivation layer is preceded by a step of forming a second interlayer insulating layer, and a step of removing at least a portion of the second interlayer insulating layer in an upper part of the top electrode of the capacitor.
- 3. The method of manufacturing a semiconductor device of claim 2, wherein the step of forming the second interlayer insulating layer includes forming a silicon nitride layer by plasma CVD, and a step of heating the capacitor is added after the step of removing at least a portion of the second interlayer insulating layer.
- 4. The method of manufacturing a semiconductor device of claim 3, wherein the heat treatment step of the capacitor comprises a first step of heating in an inert gas or in a vacuum, and a second step of heating in a gas containing oxygen.
Priority Claims (4)
Number |
Date |
Country |
Kind |
5-194617 |
Aug 1993 |
JP |
|
5-194618 |
Aug 1993 |
JP |
|
6-026514 |
Feb 1994 |
JP |
|
6-055552 |
Mar 1994 |
JP |
|
Parent Case Info
This application is a Divisional of application Ser. No. 09/071,121 filed May 4, 1998 now U.S. Pat. No. 6,107,657, which is a Divisional of application Ser. No. 08/844,108 filed Apr. 28, 1997, now U.S. Pat. No. 5,780,351, which is a Divisional of application Ser. No. 08/284,984 filed Aug. 4, 1994, now U.S. Pat. No. 5,624,864.
US Referenced Citations (14)
Foreign Referenced Citations (15)
Number |
Date |
Country |
0234384-A |
Sep 1987 |
DE |
0 380 326 |
Aug 1990 |
EP |
0 396 221 |
Nov 1990 |
EP |
0 495 113 |
Jul 1992 |
EP |
0 495 114 |
Jul 1992 |
EP |
0 503 078 |
Sep 1992 |
EP |
0 513 894 |
Nov 1992 |
EP |
0 514 547 |
Nov 1992 |
EP |
2125423-A |
Aug 1983 |
GB |
61-016562 |
Jan 1986 |
JP |
1-265524 |
Oct 1989 |
JP |
2-144915 |
Jun 1990 |
JP |
2-232961 |
Sep 1990 |
JP |
5-166946 |
Jul 1993 |
JP |
5-190799 |
Jul 1993 |
JP |
Non-Patent Literature Citations (1)
Entry |
“Hydrogen-free SiN Films Deposited by Ion Beam Sputtering”, by Kitabatake et al., Appl. Phys. Lett., vol. 49, No. 15, Oct. 13, 1986, pp. 927-929. |