Nishinohara et al., “Surface Channel Metal Gate CMOS with Light Counter Doping and Single Work Function Gate Electrode,” Extended Abstracts of the 2000 International Conference on Solid State Devices and Materials (2000), pp-46-47. |
Rupp et al., “Extending Trench DRAM Technology to 0.15 μm Groundrule and Beyond,” IEDM (1999), pp. 2.3.1-2.3.4. |
Chatterjee et al. “CMOS Metal Replacement Gate Transistors using Tantalum Pentoxide Gate Insulator,” IEDM (1998), pp. 29.1.1-29.1.4. |
Kühn et al., “New Method for Verification of Analytical Device Models Using Transistor Parameter Fluctualtions, ” IEDM (1997), pp. 6.6.1-6.6.4. |
Kizilyalli et al., “n+-Polysilicon Gate PMOSFET's with Indium Doped Buried-Channels, ” IEEE Electron Device Letters (Feb. 1996), 17:46-49. |
Nishinohara et al., “Effects of Microscopic Fluctuations in Dopant Distributions on MOSFET Threshold Voltage,” IEEE Transactions on Electron Device (Mar. 1992), 39:634-639. |
Sze, “Physics of Semiconductor Devices,” John Wiley & Sons, second edition, p. 21. |