Number | Date | Country | Kind |
---|---|---|---|
62-216710 | Aug 1987 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
4453176 | Chance et al. | Jun 1984 | |
4568961 | Noto | Feb 1986 | |
4656370 | Kanuma | Apr 1987 | |
4694320 | Asano | Sep 1987 | |
4716452 | Kondoh et al. | Dec 1987 | |
4811073 | Kitamura et al. | Mar 1989 |
Number | Date | Country |
---|---|---|
135747 | Aug 1984 | JPX |
100955 | May 1986 | JPX |
2137413 | Oct 1984 | GBX |
Entry |
---|
Review of The Electrical Communication Laboratories, vol. 26, No. 9/10, Sep./Oct. 1978, pp. 1355-1366; K. Wada et al: "Master-Slice Layout Design for Emitter Coupled Logic LSI". |
Proceedings of the First International IEEE VLSI Multilevel Interconnection Conference, New Orleans, LA, 21-22 Jun. 1984, pp. 290-297, IEEE; A. Feller et al: "A 1.24 micron CMOS-SOS DLM Optimized Standard Cell Technology". |