Claims
- 1. A semiconductor device comprising:a layer with low electrical resistance having a first principal surface and a second principal surface; an electrode on the second principal surface of the layer with low electrical resistance; a pn-laminate having a first surface contacting the first principal surface and a second surface opposing the first surface thereof; at least one electrode on the first principal surface; and a pn-laminate including drift regions of a first conductivity type and partition regions of a second conductivity type opposite to the first conductivity type extending vertically between the first surface and the second surface of the pn-laminate in parallel to each other and arranged alternately with respect to each other horizontally, wherein the pn-laminate provides a current path when the semiconductor device is ON and is depleted when the semiconductor device is OFF.
- 2. The semiconductor device according to claim 1, wherein the junction depth yp of the partition regions is larger than the junction depth yn of the drift regions.
- 3. The semiconductor device according to claim 1, wherein the junction depth yp of the partition regions is related with the junction depth yn of the drift regions by a relational expression yn<yp≦ . . . 1.2 yn.
- 4. The semiconductor device according to claim 1, further comprising a lightly doped layer of the first conductivity type below the partition regions.
- 5. A semiconductor device comprising:a layer with low electrical resistance having a first principal surface and a second principal surface; an electrode on the second principal surface of the layer with low electrical resistance; a pn-laminate having a first surface contacting the first principal surface and a second surface opposing the first surface thereof; at least one electrode on the first principal surface; and a pn-laminate including drift regions of a first conductivity type and partition regions of a second conductivity type opposite to the first conductivity type extending vertically between the first surface and the second surface of the pn-laminate in parallel to each other and arranged alternately with respect to each other horizontally, wherein the pn-laminate provides a current path when the semiconductor device is ON and is depleted when the semiconductor device is OFF, wherein the junction depth y between the drift regions and the partition regions is larger than the width xn, of the drift regions and the partition regions.
- 6. A semiconductor device comprising:a layer with low electrical resistance having a first principal surface and a second principal surface; an electrode on the second principal surface of the layer with low electrical resistance; a pn-laminate having a first surface contacting the first principal surface and a second surface opposing the first surface thereof; at least one electrode on the first principal surface; a pn-laminate including drift regions of a first conductivity type and partition regions of a second conductivity type opposite to the first conductivity type extending vertically between the first surface and the second surface of the pn-laniinate in parallel to each other and arranged alternately with respect to each other horizontally, wherein the pn-laminate provides a current path when the semiconductor device is ON and is depleted when the semiconductor device is OFF; and a lightly doped layer of the first conductivity type below the partition regions, wherein the thickness tn of the lightly doped layer of the first conductivity type is smaller than the junction depth yp of the partition regions.
- 7. A semiconductor device comprising:a layer with low electrical resistance having a first principal surface and a second principal surface; an electrode on the second principal surface of the layer with low electrical resistance; a pn-laminate having a first surface contacting the first principal surface and a second surface opposing the first surface thereof; at least one electrode on the first principal surface; and a pn-laminate including drift regions of a first conductivity type and partition regions of a second conductivity type opposite to the first conductivity type extending vertically between the first surface and the second surface of the pn-laminate in parallel to each other and arranged alternately with respect to each other horizontally, wherein the pn-laminate provides a current path when the semiconductor device is ON and is depleted when the semiconductor device is OFF, wherein the second surface of the layer with low electrical resistance and the second surface of the pn-laminate are parallel to a (110) plane of a silicon crystal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-004176 |
Jan 1999 |
JP |
|
Parent Case Info
This is a divisional of application Ser. No. 09/481,242 filed Jan. 11, 2000 now U.S. Pat. No. 6,673,679.
US Referenced Citations (19)
Foreign Referenced Citations (7)
Number |
Date |
Country |
0053854 |
Feb 1986 |
EP |
54-22179 |
Feb 1979 |
JP |
1-93169 |
Apr 1989 |
JP |
401272158 |
Oct 1989 |
JP |
3-105975 |
May 1991 |
JP |
10-223896 |
Aug 1998 |
JP |
2000-40822 |
Feb 2000 |
JP |
Non-Patent Literature Citations (1)
Entry |
“Theory of Semiconductor Superjunction Devices”; Tatsuhiko Fujihira Jpn. J. Appl. Phys. vol. 36 (1997), Part 1 No. 10, Oct. 1997; pp. 6254-6262. |