Claims
- 1. A semiconductor device, with overvoltage protective function, comprising:
- a first semiconductor layer of a first conductivity type;
- a second semiconductor layer of a second conductivity type formed on said first semiconductor layer;
- a third semiconductor layer of the first conductivity type formed on said second semiconductor layer;
- a fourth semiconductor layer of the second conductivity type formed on a first area of said third semiconductor layer;
- a gate region formed on a second area of said third semiconductor layer; and
- a high-density crystal defect layer formed only in an area in which a depletion layer is formed when a specified reverse voltage is applied to a PN junction between said second and third semiconductor layers, at a position under said gate region and in which a main current is not disturbed.
- 2. The device according to claim 1, wherein said gate region comprises a trigger light irradiation surface which is an exposed surface of said third semiconductor layer.
- 3. The device according to claim 1, wherein said gate region comprises a gate electrode in contact with said third semiconductor layer.
- 4. The device according to claim 1, wherein the crystal defect layer is formed across the PN junction between said second and third semiconductor layers.
- 5. The device according to claim 1, wherein said crystal defect layer is a ring-shaped layer having an opening under said gate region.
- 6. The device according to claim 1, wherein said device constitutes a thyristor.
- 7. A semiconductor device, with overvoltage protective function, comprising:
- a first semiconductor layer of a first conductivity type;
- a second semiconductor layer of a second conductivity type formed on said first semiconductor layer;
- a third semiconductor layer of the first conductivity type formed on said second semiconductor layer;
- a fourth semiconductor layer of the second conductivity type formed on a first area of said third semiconductor layer;
- an electrode film formed on a second area of said third semiconductor layer; and
- a high-density crystal defect layer only in an area in which a depletion layer is formed when a specified reverse voltage is applied to a PN junction between said second and third semiconductor layers, at a position under said electrode film and in which a main current is not disturbed.
- 8. The device according to claim 7, wherein said electrode film constitutes a gate electrode.
- 9. The device according to claim 7, wherein said electrode film constitutes a base electrode.
- 10. The device according to claim 7, further comprising:
- a first device comprising said first and fourth semiconductor layers and first portions of said second and third semiconductor layers, and having a first breakdown voltage; and
- a second device comprising second portions of said second and third semiconductor layers, said electrode film, and said crystal defect layer, and having a second breakdown voltage, which is less than said first breakdown voltage, and which protects said first device from overvoltage;
- wherein said crystal defect layer is formed by irradiation with a radiant ray and said second breakdown voltage is controlled by said crystal defect layer.
- 11. The device according to claim 10, wherein said first device has a MOS gate, and wherein a voltage generated by a breakdown current of said second device causes said first device to be turned ON.
- 12. The device according to claim 7, wherein a breakdown current of said second device causes said first device to be turned ON.
- 13. A semiconductor device with overvoltage protective function, comprising:
- a first semiconductor layer of a first conductivity type;
- a second semiconductor layer of a second conductivity type formed on said first semiconductor layer;
- a third semiconductor layer of the first conductivity type formed on a first area of said second semiconductor layer; and
- a high-density crystal defect layer formed only in an area which a depletion layer is formed when a specified reverse voltage is applied to a PN junction between said first and second semiconductor layers, wherein
- said third semiconductor layer is not formed above said high density crystal defect layer.
- 14. The device according to claim 13, wherein a fourth semiconductor layer of said second conductivity type, is formed under said first semiconductor layer.
- 15. The device according to claim 14, wherein said device constitutes a thyristor, and a gate region is formed on said second semiconductor layer above said crystal defect layer.
- 16. The device according to claim 15, wherein said gate region comprises a trigger light irradiation surface which is an exposed surface of said second semiconductor layer.
- 17. The device according to claim 15, wherein said gate region comprises a gate electrode in contact with said second semiconductor layer.
- 18. The device according to claim 15, wherein said crystal defect layer is formed across the PN junction between said first and second semiconductor layers.
- 19. The device according to claim 15, wherein said crystal defect layer is a ring-shaped layer having an opening under said gate region.
- 20. The device according to claim 14, wherein an electrode film is formed on said third semiconductor layer above said crystal defect layer.
- 21. The device according to claim 20, wherein said electrode film constitutes a gate electrode.
- 22. The device according to claim 20, wherein said electrode film constitutes a base electrode.
- 23. The device according to claim 20, further comprising:
- a first device comprising said third and fourth layers and first portions of said first and second layers, and having a first breakdown voltage; and
- a second device comprising second portions of said first and second layers, said electrode film, and said crystal defect layer, and having a second breakdown voltage which is less than said first breakdown voltage, and which protects said first device from overvoltage;
- wherein said crystal defect layer is formed by irradiation with a radiant ray and said second breakdown voltage is controlled by said crystal defect layer.
- 24. The device according to claim 13, wherein an electrode film is formed on said third semiconductor layer and above said crystal defect layer.
- 25. The device according to claim 24, wherein said device constitutes a transistor and said second semiconductor layer is a base layer.
- 26. The device according to claim 2, wherein said trigger light irradiation surface comprises a recess in said third semiconductor layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-268783 |
Oct 1989 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/597,152 filed Oct. 15, 1990, now abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0316881 |
May 1989 |
EPX |
0343369 |
Nov 1989 |
EPX |
62-298120 |
Dec 1987 |
JPX |
1-161864 |
Jun 1989 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
597152 |
Oct 1990 |
|