1. Field of the Invention
The present invention relates to a semiconductor device. More particularly, the present invention relates to a semiconductor device with protected shallow trench isolations.
2. Description of the Prior Art
To increase the carrier mobility in the gate channel of a semiconductor, increasing or decreasing the strain in the gate channel to modify the strain in the gate channel is widely used in the current techniques to finally increase the carrier mobility in the gate channel. For example, in a PMOS, a pair of trenches are formed in the source/drain near the gate channel, then materials such as SiGe are filled in the trenches to replace part of the silicon substrate. Strained-Si is therefore formed by taking advantage of Ge being larger than Si to generate additional compression force in the gate channel to enhance the carrier mobility in the gate channel.
Afterwards, as shown in
Additionally, because the shallow trench isolation 130 adjacent to the active area 120 is not shielded by the cap layer 103, the top side of the shallow trench isolation 130 will suffer loss due to the previous etching or cleaning, so that each top side of the shallow trench isolations 130 is not on a level with each other relative to the substrate after the following removal of the cap layer 103 on the active area 120, i.e., the top side of the shallow trench isolation 130 adjacent to the active area 120 is lower than that of the shallow trench isolation 130 adjacent to the active area 121 so that the difficulty of the following steps is much higher.
Therefore, a novel semiconductor device and a manufacturing process thereof are needed to solve the problems, so that gaps between the active area and the shallow trench isolation will not form during the etching and cleaning of source/drain, and the removal of the cap layer in order to maintain the strain and the carrier mobility in the gate channel.
The present invention hence provides a novel semiconductor device. The semiconductor device includes a mask to protect the fragile border between the active area and the shallow trench isolation. Accordingly, gaps between the active area and the shallow trench isolation will not form during the etching, cleaning of source/drain, and the removal of the cap layer. Such mask may completely solve the problems in the prior art. On one hand, the epitaxy layer may still correctly change the strain in the gate channel, and on the other hand, salicide may be formed as expected.
The present invention first provides a semiconductor device, including a substrate defining an active area thereon, a shallow trench isolation on the substrate and directly surrounding the active area, a gate on the active area, a source in the active area on one side of the gate, a drain in the active area on another side of the gate and a hard mask on the border of the shallow trench isolation and the active area.
The present invention further provides a method for forming a semiconductor. The method first provides a substrate defining an active area and a shallow isolation directly surrounding the active area. Then a gate is formed on the active area. Afterwards, a hard mask is formed on the border of the shallow trench isolation and the active area. Later a source and a drain is formed respectively on one side of the gate to complete the formation of the semiconductor of the present invention. The semiconductor may include two or more semiconductor devices. The hard mask may be an extension of an adjacent gate or electrically connected to the gate of its own.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
The present invention is to provide a novel semiconductor device to solve the problem of the formation of gaps between the fragile border along the active area and the shallow trench isolation when the source/drain are etched, cleaned and the cap layer is removed. On one hand, the object to change the strain in the gate channel by using epitaxy layer is not compromised, and on the other hand, the salicide may be formed as expected.
Please refer to
As shown in
Afterwards, as shown in
Please notice that in a preferred embodiment of the present invention dummy gates 271 as a hard mask for protection are formed on the border of the active area 220 about to form strained Si structure PMOS 201 and the shallow trench isolation 230. That is, the layout of the dummy gates 271 as hard masks are determined when the reticle for the gate conductor of the PMOS 201 and the NMOS 202 is manufactured. Besides, the location of the dummy gates 271 as hard masks may be determined according to the ultra mathematical calculation. Accordingly, the dummy gates 271 may also include gate dielectric layers, gate conductive layers and spacers 272 so as to be precisely disposed on the border of the active areas 220 and the shallow trench isolation 230.
As shown in
Afterwards, the strained layer is formed on the Si substrate 210. For example, first a patterned cap layer 203 may be formed on the Si substrate 210 to cover the NMOS 202, as shown in
In one preferred embodiment, the border of the shallow trench isolation 230 formed of oxide will not suffer damage due to the aforesaid etching or cleaning steps because the border of the shallow trench isolation 230 adjacent to the active areas 220 is protected by the dummy gates 271 as hard masks. In addition, as shown in
Please notice, in a preferred embodiment of the present invention, the shape and the layout of the dummy gate 271 as the hard mask may have various variations. As illustrated in
On the other side, please refer to the hard mask illustrated in
In addition, in order to go with the practical processes and various layout designs of the semiconductor, the hard mask of the present invention may have various variations. For example, please refer to
On the other hand, as shown in
To sum up, in this preferred embodiment the dummy gates as hard masks for protection are simultaneously formed on the border of the active area and the shallow trench isolation of the MOS intended to form the strained-Si structure when the required conductor pattern is formed, so the border of the shallow trench isolation by the adjacent active area is free from the damage of etching and cleaning, and the top sides of each shallow trench isolations on the substrate are less likely damaged by etching or cleaning and of the same height relative to the surface of the substrate.
Moreover, the semiconductor device and the method are useful in any semiconductor device with gate channel strain, for example in PMOS with epitaxy compression strain by SiGe, in NMOS with epitaxy tension by SiC, or P-type/N-type CMOS with strain-Si structure. The hard mask may not be the extension of the gate and the methods/materials for manufacturing may be different.
Please refer to
The first active area 320 on which the PMOS 301 of the present invention is disposed includes a gate 340, a source 350 and a drain 360. The gate 340 is on the first active area 320 and further includes a gate dielectric layer (not shown), gate conductive layer (not shown) and a first spacer 342. On one hand, the source 350 is in the first active area 320 and adjacent to one side of the gate 340. On the other hand, the drain 360 is in the first active area 320 and adjacent to another side of the gate 340. Please notice that the location of the source 350/drain 360 is arbitrary. The NMOS 302 in the second active area 321 includes the gate 345, the source 351 and the drain 361. The first spacer 342 may optionally be a disposable spacer. In other words, if the first spacer 342 is a disposable spacer, the first spacer 342 may be removed after the selective epitaxial growth (SEG) procedure is completed.
Please notice because the PMOS 301 in this preferred embodiment is a MOS intended to form the strained-Si structure, there are hard masks 370/371 disposed on the border of the first shallow trench isolation 330 and the substrate 310 in the first active area 320, for covering the border of the first shallow trench isolation 330 and the first active area 320. The hard masks 370/371 may include materials, for example silicon oxide, silicon nitride and photoresist, resistant to the steps which perform etching and cleaning on the Si substrate and on the cap layer. Furthermore, in the preferred embodiment the location of the hard masks 370/371 may be determined according to the ultra mathematical calculation. Besides, in the preferred embodiment the hard masks 370/371 may be formed before/simultaneously/after the formation of a cap layer, and the shape as well as the layout of the hard masks 370/371 may have various variations, as shown in
Because hard masks of the present invention are formed on the border of the shallow trench isolation and the active area of the MOS with intended strained-Si structure, the border of shallow trench isolations adjacent to active areas are protected to be free from the damage of etching or cleaning, and the top sides of shallow trench isolations on the substrate are less likely damaged by etching or cleaning, so that the top sides of shallow trench isolations are of the same height relative to the substrate.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention.