This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2014-053880, filed Mar. 17, 2014, the entire contents of which are incorporated herein by reference.
Technology described herein generally relates to a semiconductor device.
A semiconductor device for power control performs switching (ON/OFF) of a large electric current. In mounting such a semiconductor device, for example, there has been adopted a method where a bus bar is connected to electrodes of a semiconductor device via a solder sheet. Accordingly, in this semiconductor device, a thick-film electrode, to which Ni plating is applied, is used to suppress the erosion of solder. However, when the electrode is formed of a thick film, the wafer on which the semiconductor device is fabricated warps due to stress generated in the electrode, thus processing the wafer on manufacturing tools used in semiconductor device fabrication steps may be difficult because generally these tools require wafers of high flatness so as to generate uniform (or adequately so) processing results across the wafer. Furthermore, when a size of a chip is large an error in measurement by a chip tester becomes large due to warping of the chip, thus a manufacturing yield for the semiconductor device may be unacceptably low.
An example embodiment provides a semiconductor device with suppressed wafer and chip warping, thus the semiconductor device will have improved manufacturing yield.
A semiconductor device of an example embodiment comprises a first electrode on a surface of a semiconductor layer and a plurality of second electrodes on the first electrode. Each second electrode has a shape in a plane that is parallel to the surface of the semiconductor layer that has dimensions of 50 micrometers or less. A resin layer is provided between the plurality of second electrodes, and has a modulus that is lower than a modulus of the plurality of second electrodes.
In general, according to one embodiment, a semiconductor device includes: a semiconductor layer; a first electrode that is formed on a front surface of the semiconductor layer; a plurality of second electrodes that are formed on the first electrode, a cross-section of each second electrode parallel to the front surface of the semiconductor layer having a rectangular shape with a side size of 50 micrometers or less; and a resin layer that is formed between the plurality of second electrodes, and has a ductility higher than a ductility of the second electrode.
Hereinafter, an embodiment is explained by reference to drawings. Identical portions illustrated in the drawings are given the same symbols, and the detailed explanation of the identical portions is omitted and only different portions are explained when appropriate. The drawings are schematic or conceptual views and hence, the relationship between thicknesses and widths of respective portions, ratio of sizes of the respective portions and the like are not always equal to those of an actual semiconductor device. Further, even when the identical portions are described in the drawings, sizes or ratios of sizes of the portions may differ in accordance with drawings.
The arrangement and the configuration of respective portions are explained using the X axis direction, the Y axis direction and the Z axis direction of an XYZ orthogonal coordinate system illustrated in the respective drawings. There may be the case where the explanation is made assuming that one side in the Z axis direction is set as an upper side and the other side in the Z axis direction is set as a lower side. However, this is not necessarily a limitation, and in some embodiments the upper side and lower side may be reversed.
The semiconductor device 1 includes: a semiconductor layer 10; a first electrode 20 which is formed on a front surface 10a of the semiconductor layer 10; and a plurality of second electrodes 30 which are formed on the first electrode 20. The semiconductor device 1 also includes a resin layer 40 which is formed between the plurality of second electrodes 30.
As illustrated in
The semiconductor device 1 includes a Fast Recovery Diode (FRD) used in a power control circuit, for example. As illustrated in
As illustrated in
For example, a thickness of the semiconductor layer 10 in the Z axis direction is 115 μm. A thickness of a silicon wafer used in the manufacture of the semiconductor device 1 is 270 μm, for example, and the thickness of the silicon wafer is reduced by grinding or etching during fabrication of the semiconductor device 1. The FRD is required to possess a low recovery loss, a high-speed performance (high switching speed) and the like together with a high breakdown voltage characteristic. In general, there exists a trade-off relationship between a forward voltage Vf of the FRD and a recovery loss, however the trade-off relationship may be improved by decreasing the thickness of the semiconductor layer 10.
A p-type anode layer not specifically illustrated in the drawing is formed on a front surface 10a side of the semiconductor layer 10, for example. The first electrode 20 is formed on the p-type anode layer. The first electrode 20 is formed of an aluminum film, for example, and is in ohmic contact with the p-type anode layer. The first electrode 20 is not limited to an aluminum film, and in some embodiments may be formed such that the first electrode 20 has the structure where a titanium (Ti) layer and a titanium nitride (TiN) layer are laminated to each other, for example. In this case, the titanium layer is brought into contact with the p-type anode electrode.
The plurality of second electrodes 30 are formed on the first electrode 20. In the FRD, a nickel electrode which is formed of a thick film and has nickel plating thereon is applied to a surface of the chip so as allow the FRD to cope with a high current density and a double-surface cooling structure, for example. The second electrodes 30 correspond to this nickel electrode. The second electrodes 30 have a thickness of at least 4 μm after taking into account the erosion of solder during mounting the second electrodes 30 on the first electrode 20, for example.
In this embodiment, the nickel electrode is formed on the first electrode 20 in a state where the nickel electrode is divided into the plurality of second electrodes 30. Due to such a configuration, warping of a wafer in manufacturing steps of the semiconductor device 1 may be decreased.
For example, when the second electrode 30 is formed of a single (full plane) nickel electrode, warping of 300 μm or more is typically generated in a silicon wafer having a diameter of 8 inches. Further, a chip size of an FRD having a breakdown voltage of 600 to 800 V is approximately 10 mm and hence, chip warping of approximately 80 μm to 120 μm is generated, for example.
When such large warping occurs, a failure such as an error in carrying/handling a wafer within a processing tool or a failure (e.g., severe chip-to-chip non-uniformity) in the treatment of the wafer occurs in an ion implantation device, a pretreatment device, a heat treatment device or the like which is used in the manufacture of the semiconductor device 1. Furthermore, warping of the chip may cause an error in handling the chip due to an image recognition failure or cause an error in device characteristic measurements due to a contact failure between the warped chip and a stage/chuck in a chip testing tool. It may also be that warping of the chip causes an assembly failure due to insufficient wetting of solder along the warped chip high spots during mounting the chip.
According to this example, the second electrodes 30 which are obtained by dividing one electrode into a plurality of electrodes are formed on the first electrode 20 and hence, it is possible to suppress a warping amount of a chip to 50 μm or less, for example. Similarly, warping of a wafer is also suppressed. Accordingly, the failures which may be caused in the above-mentioned wafer process, a chip test, and chip mounting on severely warped chips may be obviated.
The second electrode 30 is formed such that a cross-sectional shape of a cross section (X-Y plane) of the second electrode 30 parallel to the front surface 10a of the semiconductor layer 10 is a rectangular shape, for example. It is desirable that the rectangular cross section has a width W1 of 50 μm or less in the X axis direction and a width W2 of 50 μm or less in the Y axis direction, respectively. For example, in forming a rectangular metal film having a thickness of 4 μm or more on the silicon substrate, in a region where a length of a side of the rectangular metal film is set to 50 μm or less, a stress generated between the metal film and the silicon substrate is unexpectedly decreased.
Furthermore, the resin layer 40 is formed between the plurality of second electrodes 30. As illustrated in
The resin layer 40 may preferably be formed using a material such as polyimide having a higher ductility (lower modulus of elasticity—that is, has greater flexibility) than that of a material for forming the second electrode 30. By forming the resin layer 40 using such a material, the resin layer 40 may decrease warping of a wafer by absorbing a stress caused by the second electrodes 30.
Next, a method of manufacturing the semiconductor device 1 according to the embodiment is explained by reference to
As illustrated in
A p-type anode layer (not specifically illustrated in the drawing) which is selectively doped with a p-type dopant by ion implantation is formed in the semiconductor layer 10 within the guard ring structure 13. A guard ring diffusion layer (not specifically illustrated in the drawing) is formed in the semiconductor layer 10 below the guard ring structure 13. The p-type anode layer and the guard ring diffusion layer are formed in such a manner that boron which is injected into the semiconductor layer 10 by ion implantation is activated by heat treatment so that boron is diffused into the semiconductor layer 10.
Next, as illustrated in
Next, as illustrated in
Subsequently, as illustrated in
Next, as illustrated in
Next, a rear surface side of the wafer on a side opposite to a front surface 10a of the semiconductor layer 10 is ground to decrease a thickness of the semiconductor layer 10 to a desired thickness. Then, phosphorus (P), which is an n-type dopant, is injected into a rear surface 10b side of the semiconductor layer by ion implantation to form an n-type high-concentration layer. The n-type dopant is activated and diffused by laser annealing, for example.
Furthermore, a third electrode 50 is formed on a rear surface 10b of the semiconductor layer 10. The third electrode 50 includes in this example: a titanium film 51 having a thickness of 200 nanometers (nm) which is laminated on the rear surface 10b; a nickel film 53 having a thickness of 700 nm; and a gold-tin alloy film 55 having a thickness of 100 nm. The third electrode 50 is formed by laminating the titanium film 51, the nickel film 53 and the gold-tin alloy film 55 in this order by a sputtering method, for example.
In
In the semiconductor device 2 illustrated in
However, in the first embodiment, ΔT is set smaller than the distance W3 so that warping of a wafer may be decreased, and the contamination of the wafer may be avoided.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2014-053880 | Mar 2014 | JP | national |