This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2020-209831, filed Dec. 18, 2020, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a semiconductor device.
In a three-dimensional nonvolatile memory in which a plurality of memory cells are stacked in a vertical direction, with an increase in the number of stacked layers, it becomes difficult to appropriately form contacts to be connected to the wiring extending from the memory cells.
Each of
Each of
Each of
Each of
Each of
In general, according to one embodiment, a semiconductor device includes: a stacked layer body including a first stacked portion in which a plurality of first conductive layers are stacked to be apart from each other in a first direction, and which includes a stair-like first end, and a second stacked portion which is provided on an upper layer side of the first stacked portion, in which a plurality of second conductive layers are stacked to be apart from each other in the first direction, and which includes a stair-like second end; a plurality of pillar structures each of which includes a semiconductor layer extending in the first direction in the stacked layer body; a first stopper insulating layer covering at least a part of the first end; a second stopper insulating layer including a cover portion covering the second end and an extension portion extending from the cover portion, and being apart from the first stopper insulating layer; and a first contact penetrating through the extension portion of the second stopper insulating layer and being connected to a corresponding one of the first conductive layers.
Embodiments will be described hereinafter with reference to the accompanying drawings.
As shown in
In the memory region 100, a NAND-type nonvolatile memory cell array having a three-dimensional structure is provided. More specifically, a NAND string is constituted of a plurality of memory cells and a plurality of select transistors arranged in the direction (Z-direction, first direction) perpendicular to the principal plane of the semiconductor substrate, and a plurality of NAND strings are arranged in an array form in parallel with the X-Y plane (plane perpendicular to the Z-direction).
The stairs region 200 is provided adjacently to the memory region 100. As will be described later, a plurality of contacts configured to send signals to the memory region 100 are connected to an end of the stairs region 200.
Peripheral circuits for the memory cell array provided in the memory region 100 are provided in the peripheral circuit region 300.
In the memory region 100 and stairs region 200, a stacked layer body 20 is provided on the semiconductor substrate 10. The stacked layer body 20 is provided in such a manner as to be continuous from the memory region 100 to the stairs region 200.
The stacked layer body 20 includes a first stacked portion 20a, second stacked portion 20b provided on the upper layer side of the first stacked portion 20a, and intermediate portion 20c provided between the first stacked portion 20a and second stacked portion 20b.
The first stacked portion 20a has a structure in which a plurality of first conductive layers 21a are stacked in such a manner as to be apart from each other in the Z-direction, and second stacked portion 20b has a structure in which a plurality of second conductive layers 21b are stacked in such a manner as to be apart from each other in the Z-direction. More specifically, the first stacked portion 20a has a structure in which a plurality of first conductive layers 21a and a plurality of first insulating layers 22a are alternately stacked in the Z-direction, and second stacked portion 20b has a structure in which a plurality of second conductive layers 21b and a plurality of second insulating layers 22b are alternately stacked in the Z-direction. It is to be noted that in the subsequent descriptions, each of the first conductive layer 21a and second conductive layer 21b is simply referred to as a conductive layer 21 in some cases, and each of the first insulating layer 22a and second insulating layer 22b is simply referred to as an insulating layer 22 in some cases.
The first stacked portion 20a includes a stair-like first end E1 defined by a plurality of steps, and second stacked portion 20b includes a stair-like second end E2 defined by a plurality of steps. One step is defined by a rising section approximately parallel to the Z-direction, and terrace section (terrace surface) extending from an upper end of the rising section approximately in parallel with the X-Y plane. Each step is constituted of one conductive layer 21 and one insulating layer 22. In this description, the direction in which the terrace section (terrace surface) faces is defined as the upper (upward) direction.
The conductive layer 21 is a layer configured to function as a word line or select gate line, and insulating layer 22 is a layer configured to separate and insulate conductive layers 21 from each other. The conductive layer 21 is formed of a metallic material such as tungsten (W) or the like, and insulating layer 22 is formed of an insulating material such as silicon oxide or the like.
The intermediate portion 20c includes a lower layer portion 20c1 and upper layer portion 20c2, and is formed of an intermediate insulating layer. Further, as shown in
In the memory region 100, a plurality of pillar structures 30 each of which includes semiconductor layer extending in the Z-direction in the stacked layer body 20 are provided.
The pillar structure 30 includes a first pillar portion 30a, second pillar portion 30b, and intermediate pillar portion 30c interposed between the first pillar portion 30a and second pillar portion 30b. The first pillar portion 30a is surrounded by the first stacked portion 20a, second pillar portion 30b is surrounded by the second stacked portion 20b, and intermediate pillar portion 30c is surrounded by the intermediate portion 20c.
A NAND string is constituted of the pillar structure 30 and the plurality of conductive layers 21 surrounding the pillar structure 30. The NAND string includes a plurality of memory cells connected in series, upper select transistors (drain-side select transistors) provided on the upper layer side of the plurality of memory cells and connected in series to the plurality of memory cells, and lower select transistors (source-side select transistors) provided on the lower layer side of the plurality of memory cells and connected in series to the plurality of memory cells.
Each of
In the memory cell section, the pillar structure 30 includes a semiconductor layer 31, tunnel insulating layer 32, charge storage layer 33, block insulating layer 34, and core insulating layer 35. Each of the semiconductor layer 31, tunnel insulating layer 32, charge storage layer 33, and block insulating layer 34 has a cylindrical shape, and core insulating layer 35 has a columnar shape. More specifically, the semiconductor layer 31 surrounds the side surface of the core insulating layer 35, tunnel insulating layer 32 surrounds the side surface of the semiconductor layer 31, charge storage layer 33 surrounds the side surface of the tunnel insulating layer 32, and block insulating layer 34 surrounds the side surface of the charge storage layer 33. For example, the semiconductor layer 31 is formed of silicon, tunnel insulating layer 32 is formed of silicon oxide, charge storage layer 33 is formed of silicon nitride, block insulating layer 34 is formed of silicon oxide, and core insulating layer 35 is formed of silicon oxide.
The conductive layer 21 surrounding the pillar structure 30 functions as a gate electrode, and a memory cell is constituted of a part of the conductive layer 21 functioning as the gate electrode and a part of the pillar structure 30 surrounded by the conductive layer 21.
It is to be noted that the configuration of the select transistor section is also identical to the configuration of the memory cell section shown in
In the stairs region 200 shown in
In the example shown in
On the lower layer side of the first stopper insulating layer 41, a first lower insulating layer 42 is provided. In the example shown in
The first stopper insulating layer 41 is covered with a first interlayer insulating layer 43. The first interlayer insulating layer 43 is formed of a material different from the material for the first stopper insulating layer 41 and material for the second stopper insulating layer 51. More specifically, the first interlayer insulating layer 43 is formed of silicon oxide.
The second end E2 of the second stacked portion 20b is covered with the second stopper insulating layer 51. In other words, the second stopper insulating layer 51 is provided along the second end E2. This second stopper insulating layer 51 includes a cover portion 51a covering the second end E2, and extension portion 51b extending from the cover portion 51a. That is, the second stopper insulating layer 51 includes the extension portion 51b extending toward a part above the first end E1 and overlapping a part of the first end E1 when viewed from the Z-direction. The second stopper insulating layer 51 is a layer configured to function as an etching stopper at the time when contact holes to be described later are formed, and is formed of silicon nitride.
On the lower layer side of the second stopper insulating layer 51, a second lower insulating layer 52 is provided. In the example shown in
The second stopper insulating layer 51 is covered with a second interlayer insulating layer 53. The second interlayer insulating layer 53 is formed of a material different from the material for the first stopper insulating layer 41 and material for the second stopper insulating layer 51. More specifically, the second interlayer insulating layer 53 is formed of silicon oxide.
At the end E1 of the first stacked portion 20a, contacts 60a to 60d are respectively connected to the first conductive layers 21a. Further, at the end E2 of the second stacked portion 20b, contacts 60e to 60g are respectively connected to the second conductive layers 21b.
More specifically, each of the contacts (second contacts) 60a and 60b penetrates through the second interlayer insulating layer 53, aforementioned third portion of the second lower insulating layer 52, aforementioned third portion of the intermediate portion (intermediate insulating layer) 20c of the stacked layer body 20, first interlayer insulating layer 43, first stopper insulating layer 41, and aforementioned first portion of the first lower insulating layer 42, and is connected to the corresponding first conductive layer 21a.
Each of the contacts (first contacts) 60c and 60d penetrates through the second interlayer insulating layer 53, extension portion 51b of the second stopper insulating layer 51, aforementioned second portion of the second lower insulating layer 52, aforementioned second portion of the intermediate portion (intermediate insulating layer) 20c of the stacked layer body 20, first interlayer insulating layer 43, and aforementioned second portion of the first lower insulating layer 42, and is connected to the corresponding first conductive layer 21a.
Each of the contacts (third contacts) 60e, 60f, and 60g penetrates through the second interlayer insulating layer 53, second stopper insulating layer 51, and aforementioned first portion of the second lower insulating layer 52, and is connected to the corresponding second conductive layer 21b.
As can be seen from the above description, in this embodiment, among the contacts 60a to 60d respectively connected to the first conductive layers 21a, the contacts 60a and 60b penetrate through the first stopper insulating layer 41 without penetrating through the second stopper insulating layer 51, and are respectively connected to the corresponding first conductive layers 21a. The contacts 60c and 60d penetrate through the second stopper insulating layer 51, and are respectively connected to the corresponding first conductive layers 21a without penetrating through the first stopper insulating layer 41. The contact 60d is connected to the first conductive layer 21a of the uppermost layer of the first stacked portion 20a, and contact 60c is connected to the first conductive layer 21a of the second layer from the uppermost layer of the first stacked portion 20a.
Further, in the stairs region 200, a plurality of support structures 70 penetrating through the stacked layer body 20 and the like are provided. This support structure 70 is configured to fulfill a supporting function in the replacement process to be described later.
Next, a manufacturing method of the nonvolatile semiconductor memory device according to this embodiment will be described below.
Each of
First, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next as shown in
Next, as shown in
Next, as shown in
Each of
First, as shown in
Subsequently, as shown in
Thereafter, as shown in
After the step of
As described above, in this embodiment, the second stopper insulating layer 51 includes the extension portion 51b and, among the contacts 60a to 60d to be respectively connected to the corresponding first conductive layers 21a, the contacts 60c and 60d each penetrate through the extension portion 51b of the second stopper insulating layer 51 to thereby be connected to the corresponding first conductive layers 21a. By virtue of such a configuration, in this embodiment, it becomes possible to appropriately form the contacts 60a to 60g as will be described below.
As can be seen from
Assuming here that the second stopper insulating layer 51 includes no extension portion 51b, then, for example, a configuration contrived in such a manner that the first stopper insulating layer 41 is extended further, and the contact holes 61c and 61d are made to penetrate through the first stopper insulating layer 41 is adoptable. However, when such a configuration is used, the thickness of the first stopper insulating layer 41 becomes less, and there is a possibility of the first stopper insulating layer 41 becoming unable to sufficiently fulfill the function as the etching stopper.
More specifically, when the above-mentioned configuration is adopted, when the etch back processing is carried out in the step of
In this embodiment, the first stopper insulating layer 41 does not extend to the uppermost step of the first stacked portion 20a, and hence at the time of the etch back processing of
Accordingly, in this embodiment, it is possible to prevent the problem described above from occurring, and it becomes possible to appropriately form the contacts.
It is to be noted that although in the above description, the description has been given of the case where among the contacts 60a to 60d to be connected to the corresponding first conductive layers 21a, the contacts 60c and 60d penetrate through the second stopper insulating layer 51 and are connected to the corresponding first conductive layers 21a without penetrating through the first stopper insulating layer 41, this embodiment is not limited to this. For example, the patterns of the first stopper insulating layer 41 and second stopper insulating layer 51 may be changed and, among the contacts 60a to 60d to be connected to the corresponding first conductive layers 21a, only the contact 60d may penetrate through the second stopper insulating layer 51 and may be connected to the corresponding first conductive layer 21a without penetrating through the first stopper insulating layer 41. Further, the configuration may also be contrived in such a manner that three or more contacts 60 to be connected to the first conductive layers 21a on the upper layer side of the first stacked portion 20a penetrate through the second stopper insulating layer 51 and are connected to the corresponding first conductive layers 21a without penetrating through the first stopper insulating layer 41.
Next, a second embodiment will be described below. It is to be noted that the fundamental items are identical to the first embodiment, and descriptions of the items already described in the first embodiment are omitted.
In this embodiment too, as in the case of the first embodiment, the second stopper insulating layer 51 includes the cover portion 51a covering the second end E2, and extension portion 51b extending from the cover portion 51a.
Further, in this embodiment, a part of the first stopper insulating layer 41 is present beneath the extension portion 51b of the second stopper insulating layer 51. That is, when viewed from the Z-direction, the extension portion 51b of the second stopper insulating layer 51 overlaps the first stopper insulating layer 41. For this reason, in this embodiment, the contact 60d penetrates through the extension portion 51b of the second stopper insulating layer 51 and first stopper insulating layer 41, and is connected to the corresponding first conductive layer 21a. That is, the contact 60d is connected to the first conductive layer 21a of the uppermost layer of the first stacked portion 20a.
Further, in this embodiment, the thickness of the first stopper insulating layer 41 is reduced at the uppermost part positioned on the uppermost side thereof which is also the part positioned on the terrace of the uppermost step of the first stacked portion 20a.
Further, in this embodiment, the first interlayer insulating layer 43 covers the first stopper insulating layer 41 except the uppermost part of the first stopper insulating layer 41, and contact (first contact) 60d is connected to the first conductive layer 21a not through the first interlayer insulating layer 43 but through the uppermost part of the first stopper insulating layer 41.
Next, a manufacturing method of the nonvolatile semiconductor memory device according to this embodiment will be described below with reference to
After carrying out the steps identical to the steps of
Next, as shown in
Next, as shown in
Next, after carrying out the steps identical to the steps of
Each of
First, as shown in
Subsequently, as shown in
Thereafter, as shown in
After the step of
As described above, in this embodiment too, the second stopper insulating layer 51 includes the extension portion 51b. Further, among the contacts 60a to 60d to be respectively connected to the corresponding first conductive layers 21a, the contact 60d penetrates through the extension portion 51b of the second stopper insulating layer 51 and first stopper insulating layer 41 to thereby be connected to the corresponding first conductive layer 21a. Owing to such a configuration, in this embodiment too, it becomes possible to appropriately form the contacts 60a to 60g as will be described below.
In this embodiment, when the etch back processing is carried out in the step of
Assuming here that the second stopper insulating layer 51 includes no extension portion 51b, when the contact hole 61d is formed, only the part of the first stopper insulating layer 41 having the reduced thickness is used as the etching stopper, and thus there is a possibility of the first stopper insulating layer 41 becoming unable to sufficiently fulfill the function as the etching stopper.
In this embodiment, the second stopper insulating layer 51 includes the extension portion 51b, and hence when the contact holes 61a to 61g are formed in the step of
Accordingly, in this embodiment too, it is possible to appropriately form the contacts 60a to 60g.
It is to be noted that although in the first and second embodiments described above, in the cross section of each of
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2020-209831 | Dec 2020 | JP | national |