1. Field of the Invention
The present invention relates to a semiconductor integrated circuit device and a method of manufacturing the same. For example, the invention relates to a high-voltage insulated-gate field-effect transistor and a method of manufacturing the same.
2. Description of the Related Art
As an active device that constitutes a part of a semiconductor integrated circuit device, there is known an insulated-gate field-effect transistor (hereinafter referred to as “transistor”) that is typified by a MOS transistor or a MIS transistor. The transistor includes a gate electrode that is formed on a semiconductor substrate, and source/drain regions that are formed in the semiconductor substrate on both sides of the gate electrode. In the transistor, the source region and drain region can be connected and disconnected in accordance with a potential that is applied to the gate electrode. Taking advantage of this characteristic, the transistor is widely used as a switching device in the semiconductor integrated circuit device.
In the conventional transistor, however, both end portions of the gate electrode are led out in the gate width direction from the device region to a location on device isolation regions (the led-out part is referred to as “fringe” in the specification). A contact line for applying a potential to the gate electrode is put in contact with the fringe (see, e.g. Jpn. Pat. Appln. KOKAI Publication No. 2000-58800).
The fringe is also provided on a neighboring transistor in the gate width direction. Thus, if a processing limit is “F”, a distance of about “3F+α” needs to be provided between neighboring transistors. That is, this distance is a sum of two fringes “2F”, a distance “F” for device isolation and an alignment tolerance “α”. The provision of this distance is disadvantageous for microfabrication.
Besides, a potential that is applied to the fringe causes an electric field around the fringe. The electric field adversely affects the gate electrode and source/drain region of the neighboring transistor. Consequently, the potentials of the gate electrode and source/drain region of the neighboring transistor may become unstable. Thus, if a sufficient distance is not provided for device isolation, the reliability of the integrated circuit would deteriorate. This problem is particularly serious in a transistor that handles a high voltage, typically a write voltage, in a nonvolatile semiconductor memory.
According to an aspect of the present invention, there is provided a semiconductor integrated circuit device comprising an insulated-gate field-effect transistor, the insulated-gate field-effect transistor comprising: a device isolation insulating film that is provided to extend from an inside of a semiconductor substrate and to project from an upper surface of the semiconductor substrate, and defines a device region on the semiconductor substrate; a gate insulation film that is provided on the device region; a gate electrode that is provided on the gate insulation film; source/drain regions that are provided in the semiconductor substrate on both sides of the gate electrode; an insulation layer that is provided on the gate electrode; and a contact line that penetrates the insulation layer and is put in contact with the gate electrode, wherein two opposed side walls of side walls of the gate electrode are put in contact with the device isolation insulating film, and a gate width of the gate electrode is defined by the device isolation insulating film.
According to another aspect of the present invention, there is provided a semiconductor integrated circuit device comprising an insulated-gate field-effect transistor, the insulated-gate field-effect transistor comprising: a device isolation insulating film that is provided to extend from an inside of a semiconductor substrate and to project from an upper surface of the semiconductor substrate, and defines a device region on the semiconductor substrate; a gate insulation film that is provided on the device region; a gate electrode that is provided on the gate insulation film; source/drain regions that are provided in the semiconductor substrate on both sides of the gate electrode; an insulation layer that is provided on the gate electrode; and a contact line that penetrates the insulation layer and is buried in the gate electrode, wherein two opposed side walls of side walls of the gate electrode are put in contact with the device isolation insulating film, and a gate width of the gate electrode is defined by the device isolation insulating film.
According to still another aspect of the present invention, there is provided a method of manufacturing a semiconductor integrated circuit device, comprising: forming a gate insulation film on a semiconductor substrate; forming a gate electrode on the gate insulation film; forming an insulation layer on the gate electrode; forming a first trench that defines a device region on the semiconductor substrate, the first trench penetrating the insulation layer, the gate electrode and the gate insulation film and reaching a point within the semiconductor substrate; burying an insulator in the first trench, thereby forming a device isolation insulating film; and forming a contact line that penetrates the device isolation insulating film and contacts the gate electrode.
Embodiments of the present invention will now be described with reference to the accompanying drawings. In the description below, common parts are denoted by like reference numerals throughout the drawings.
A semiconductor integrated circuit device including insulated-gate field-effect transistors according to a first embodiment of the invention and a method of manufacturing the semiconductor integrated circuit device will now be described with reference to
The side-wall-gate type nonvolatile semiconductor memory is disclosed in Japanese Patent Application No. 2003-207566 that was filed by the applicant of the present application.
As shown in
The peripheral circuit 11 For instance, the row decoder, selects two of nine word lines (control gates) WL1 to WL9, and select gate lines SGD and SGS in accordance with an address signal (not shown). Signals that select these elements are supplied to the word lines WL1 to WL9 and select gate lines SGD and SGS via transistors TR1 to TR9 and transfer gate transistors TGTD and TGTS that are provided in the row decoder 13. The transistors TR1 to TR9, TGTD and TGTS are formed as high-voltage transistors in order to pass, e.g. a write potential at a write operation time.
The memory cell array 12 includes 8 memory cell transistors MT and select transistors ST1 and ST2, which are commonly connected to any one of bit lines BL1 to BL6. The number of memory cell transistors MT is not limited to 8, and it may be, e.g. 16 or 32. Both select transistors ST1 and ST2 are not necessarily required.
Next, the memory cell transistor MT and select transistor ST are described with reference to
As shown in
The control gates CG contact both side walls of the floating gate and the diffusion layers via the inter-gate insulation films IGI. In the conventional memory cell, one floating gate FG is driven by one control gate CG. By contrast, in the side-wall-gate type memory cell, one floating gate FG is driven by two control gates CG that are located on both sides of the floating gate FG.
The select transistor ST1 comprises a gate electrode 25 that is provided via a gate insulation film 24 on the substrate 21; an insulation layer 27 provided on the gate electrode 25; a source and a drain (S/D) that are formed of diffusion layers in the substrate so as to sandwich the gate electrode 25; a barrier film 23 that is provided over the source/drain, gate electrode 25 and insulation layer 27; a wiring layer 29 that penetrates the insulation layer 27 and is provided in the gate electrode 25; and a spacer 26 that is provided on side walls of the gate electrode 25. The wiring layer 29 is a select gate line SGD.
where ε ip: the dielectric constant of the inter-gate insulation film, E tox: the dielectric constant of the tunnel insulation film, W: the width of the gate of the memory cell transistor, L: the gate length of the memory cell transistor, Tfg: the thickness of the FG film, Ttox: the thickness of the tunnel insulation film, and Tip: the thickness of the inter-gate insulation film.
It is understood, from the above equation, that in the side-wall-type memory cell, the Cr can be increased by increasing the film thickness Tfg of the floating gate, even if the gate width or gate length of the transistor that is to be a minimum processing dimension is not varied. This means that the capacitance ratio can be improved even if the cell structure is made finer.
In addition, as shown in the Figures, the space between the two floating gates FG is almost completely filled with the control gate CG. This structure can substantially shut off two parasitic capacitances, which have posed a problem in the conventional memory cell, that is, a coupling capacitance between the neighboring floating gates FG in the bit line BL direction, and a fringe capacitance between the substrate, where the source/drain of the memory cell transistor is formed, and the floating gate FG.
It is thus possible to secure a capacitance ratio by increasing the film thickness of the floating gate FG, without taking an increase in parasitic capacitance into account. As a result, the capacitance ratio can be increased even if the gate length or gate width of the memory cell transistor is decreased. Moreover, since the capacitance ratio can be increased, the write voltage can be decreased.
Next, referring to FIGS. 5 to 7, the transistors provided in the peripheral circuit 13 are described. For instance, high-voltage transistors TR that are provided in the row decoder in the peripheral circuit 13 are described.
As is shown in FIGS. 5 to 7, the transistor TR2 comprises a gate insulation film 31 provided in a device region on a major surface of the substrate 21, which is isolated by device isolation insulating films STI; a gate electrode 32 that is provided on the gate insulation film 31; an insulation film 34 that is provided on the gate electrode 32; a contact line 35 that penetrates the insulation film 34 and is provided in the gate electrode 32 and device isolation insulating film STI; spacers 33 that are provided on side walls of the gate electrode 32; and a gate contact plug 39 that is provided on the contact line 35 over the device isolation film STI. An insulating layer 36 is provided so as to cover the transistor TR2.
The contact line 35 penetrates the insulation layer 34 and is provided in the gate electrode and the device isolation film so as to extend in the gate width direction from a central part of the gate electrode 32 to the device isolation insulating film STI. The surface of the contact line 35 is continuous with the surface of the insulation film 34.
The distance W 2 between the gate electrodes 32 of the transistors TR1 and TR2, TR3 and TR4, which are adjacent to each other in the gate width direction, is set to be equal to the distance W1 between the sources/drains (S/D) of the transistors TR1 and TR2, TR3 and TR4, which are adjacent to each other in the gate width direction (
The gate electrode 32 is provided to be surrounded by the device isolation insulating films STI and the insulation film 34. Thus, the gate electrode 32 has no fringe that projects onto the device isolation insulating film STI.
In this example, the gate contact plug 39 is provided on the contact line 35. Thus, even if the dimension of the gate contact is equal to or greater than the gate length L, short-circuit to the source/drain contact can be prevented.
Furthermore, the contact line 35 of the transistor TR and the wiring layer 29 (select gate line SGD) of the select transistor ST are formed of the same material such as polycrystalline silicon.
Next, an example of the write/read operation of the semiconductor device according to this embodiment is described. At first, an operation for writing data in the memory cell transistor MT is described. Referring to
To start with, a potential Vb1 is applied to the bit line BL1 shown in
Then, a potential VpgmH (Vpgm+Vth) for transferring a write voltage Vpgm to the word lines (selected word lines) WL6 and WL7 is applied to the transfer gate line TG. The potential VpgmH turns on the transistors TR1 to TR9 and transfer gate transistors TGTD and TGTS of the row decoder 13.
For example, the same write voltage Vpgm is transferred from the transistors TR6 and TR7 to the two word lines WL (control gates CG) that adjoin the floating gate FG to be selected, and the substrate 21 is set at, e.g. 0V. An intermediate potential Vpass is transferred from the transistors TR1 to TR5, TR8 and TR9 to the non-selected word lines WL1 to WL5, WL8 and WL9. In this state, a charge is injected from the substrate 21 into the floating gate FG of the selected memory cell transistor MT6, and data is written in the memory cell transistor MT6.
Next, the erase operation is similarly described.
As is shown in
As has been described above, the write/erase operation for the side-wall-gate type memory cell transistor is executed.
The semiconductor device of the present embodiment, as described above, includes the contact line 35, whose one end portion in the gate width direction is provided in the gate electrode 32 and the other end portion in the gate width direction is extended and provided on the device isolation insulating film STI. In addition, the surface of the contact line 35 is continuous with the surface of the insulation layer 34. Further, the gate electrode 32 is provided to be surrounded by the device isolation insulating film STI and the insulation layer 34. Thus, the gate electrode 32 has no fringe that projects onto the device isolation film STI, and the gate width of the gate electrode 32 is defined by the device isolation insulating film STI (
The gate electrode 32 has no fringe. Hence, if a processing limit is “F”, a distance of about “3F+α need not be provided between neighboring transistors TR1 and TR2 in the gate width direction. This distance is a sum of two fringes “2 F”, a distance “F” for device isolation and an alignment tolerance “α”. Since the gate electrode 32 has no fringe, the distance between the neighboring transistors TR1 and TR2 in the gate width direction can approximately be set at W2, which is less than the sum distance of about “3F+α” (
Even in the case where the high potential VpgmH for transferring the write voltage Vpgm is applied to the gate electrode 32 via the gate contact plug 39, it is possible to prevent electric lines of force (electric field) from extending to the gate electrodes and source/drain regions of the neighboring transistors (e.g. TR1 and TR2) and making unstable the potential of the gate electrodes and the potential of the source/drain regions of the neighboring transistors. In other words, by defining the gate width of the gate electrode 32 by the device isolation insulating films STIs, the device isolation performance is enhanced and the reliability of the integrated circuit would not be deteriorated even if further microfabrication is implemented. This is advantageous in increasing the integration density of the integrated circuit, in particular, the integration density of the integrated circuit that handles a high voltage, such as a nonvolatile semiconductor memory.
Furthermore, the gate contact plug 39 is provided on the contact line 35 that extends in the gate width direction. Thus, even in the case where the diametrical dimension of the gate contact plug 39 is equal to or greater than the gate length L, short-circuit to the source/drain can be prevented. It is possible, therefore, to easily control the gate electrode 39 and the source/drain independently.
Next, a method of manufacturing a semiconductor device according to this embodiment is described with reference to
To start with, as shown in
As shown in
Subsequently, as shown in
In a step illustrated in
In this way, trenches 47 for forming control gates CG (word lines WL) are formed, and floating gates FG that are defined by the trenches 47 are formed. Specifically, the trench 47 extend perpendicular to the device isolation films STIs. As shown in
Then, as shown in
In a subsequent step illustrated in
In a step illustrated in
The width of the trench 51-1 shown in
In the case where the width of the trench 51-2 is made equal to the width of the trench 51-1, the contact line 35 that is to be formed later becomes too fine and an increase in resistance value is likely to occur. In this case, a plurality of trenches 51-2 each having the same width as the trench 51-1 may be formed on each gate electrode 32.
Thereafter, as shown in
The material of the wiring layer 29 and contact line 35 is not limited to polycrystalline silicon, and it may be any low-resistance material such as tungsten silicide.
In addition, a slight amount of native oxide film with electrical conductivity may be present between the polycrystalline silicon layer 43 and polycrystalline silicon layer 52.
The concentration of N-type or P-type impurities in the polycrystalline silicon layer 52 may be lower than that of N-type or P-type impurities in the polycrystalline silicon layer 43. The advantage in this case is that the rate of oxidation of the polycrystalline silicon layer 52 lowers and it is possible to prevent the polycrystalline silicon layer 52 from becoming a silicon oxide film due to accidental oxidation. The lower limit value of the concentration of impurities in the polycrystalline silicon layer 52 is such a value that the conductivity type of the polycrystalline silicon layer is not inverted or ohmic contact with the gate contact plug 39 is maintained in the step of introducing impurities in the source/drain region of the transistor TR that is formed in the peripheral circuit.
It is advantageous that the polycrystalline silicon layer 52 is buried down to a point above the lower surface of the polycrystalline silicon layer 43 and the polycrystalline silicon layer 43 is present between the gate insulation film 42 and the polycrystalline silicon layer 52, as in this example. The advantage is that the gate insulation film 42 is protected by the polycrystalline silicon layer 43 when the trenches 51-1 and 511 Are formed.
In the following step of
In a step illustrated in
Subsequently, as shown in
Then, through conventional fabrication steps, an insulating layer 36 and a gate contact plug 39 are formed in the peripheral circuit section, and the semiconductor device shown in
As has been described above, in the method of manufacturing the semiconductor device according to the present embodiment, the mask layer 50 is formed, and anisotropic etching is performed using the mask layer 50 as a mask. Thereby, the trenches 51-1 and 511 Are formed (
Therefore, the contact layer 29 and contact line 35 can be formed of the same material (e.g. polycrystalline silicon) at the same time. Advantageously, an increase in number of masks is prevented and the manufacturing cost can be reduced.
Further, a plurality of trenches 45 for device isolation are formed. The trenches 45 penetrate the mask layer 44, polycrystalline silicon layer 43 and gate insulation film 42, and reaches a point within the semiconductor substrate 21. The insulation film 46, such as a silicon oxide film, is buried in the trenches 45. Using the mask layer 44 as a stopper, the insulation film 46 is planarized by, e.g. CMP, and the device isolation film STI is formed (
Hence, the side wall of the gate electrode 32 in the gate width direction, the gate insulation film 31 (42) and a part of the substrate 21 are formed continuous in a self-alignment fashion. As a result, no fringe is formed on the gate electrode 32 in the gate width direction, and the distance between the transistors TR that are adjacent to each other in the gate width direction can be reduced, and microfabrication can advantageously be achieved. In addition, in many cases, the ratio of the area of the row decoder 13 including the peripheral circuit section to the entire area of the device is large. By the microfabrication of the peripheral circuit section, the peripheral circuit section can advantageously be integrated.
Through the above-described fabrication steps, the gate electrode 32 and sources/drains (S/D) are formed continuous in the gate length direction. Therefore, the distance W2 between the gate electrodes 32 of the transistors TR1 and TR2, TR3 and TR4, which are adjacent to each other in the gate width direction, can be set to be equal to the distance W1 between the sources/drains (S/D) of the transistors TR1 and TR2, TR3 and TR4, which are adjacent to each other in the gate width direction (
A semiconductor device according to a second embodiment of the present invention will now be described with reference to
As is shown in
Further, a gate contact plug 39 is provided on the contact line 35.
The method of manufacturing this semiconductor device is substantially the same as in the first embodiment, and a description thereof is omitted.
The above-described structure has the same advantage as in the first embodiment. In addition, in the semiconductor device of the second embodiment, the contact wiring layer 35 is buried in the gate electrode, and the wiring layer 35 is not extended in the gate width direction and not provided on the device isolation film STI.
Therefore, the area in the gate width direction can further be reduced, and microfabrication can advantageous be implemented.
The second embodiment is more advantageous when the dimension of the contact plug 39 is less than the channel length L of the gate electrode 32.
Furthermore, the contact plug 39 is located only on the gate electrode 32 in plan, and not located on the source/drain region. Therefore, such an advantage can be obtained that unintentional penetration of the contact plug 39 into the source/drain region can be prevented and the manufacturing yield is increased.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2005-069123 | Mar 2005 | JP | national |
This is a Continuation Application of PCT Application No. PCT/JP2005/017095, filed Sep. 9, 2005, which was published under PCT Article 21(2) in English. This application is based upon and claims the benefit of priority from prior Japanese Patent Application No. 2005-069123, filed Mar. 11, 2005, the entire contents of which are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP05/17095 | Sep 2005 | US |
Child | 11853544 | Sep 2007 | US |