Number | Date | Country | Kind |
---|---|---|---|
3-221863 | Sep 1991 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
4972372 | Ueno | Nov 1990 | |
5088063 | Matsuda et al. | Feb 1992 | |
5184326 | Hoffmann et al. | Feb 1993 |
Number | Date | Country |
---|---|---|
4011935A1 | Oct 1990 | DEX |
Entry |
---|
Feb. 1989 IEEE Solid-State Circuits Conference, Technical Paper Seiten 244,245. |
"A 1.5V Circuit Technology for 64Mb DRAMs", by Y. Nakagome et al, 1990 Symposium on VLSI Circuits, pp. 17-18. |
"A 45ns 64Mb DRAM with a Merged Match-line Test Architecture", by Shigeru Mori et al, 1991 IEEE International Solid-State Circuits Conference, pp. 110-111. |