Claims
- 1-16. (canceled)
- 17. A method of manufacturing a semiconductor memory device including a magneto resistive element including a magnetically fixed layer, a magnetic recording layer and a tunnel barrier layer interposed between the magnetically fixed layer and the magnetic recording layer, comprising:
extending the magnetic recording layer along a second wiring from an inside region of a cell to an outside region by patterning the magnetic recording layer together with said second wiring.
- 18. The method of manufacturing a semiconductor memory device according to claim 17, further comprising, before patterning the magnetic recording layer together with said second wiring:
forming a first wiring; forming the magnetically fixed layer and the tunnel barrier layer above said first wiring; and forming the magnetic recording layer and said second wiring on the magnetically fixed layer and the tunnel barrier layer.
- 19. The method of manufacturing a semiconductor memory device according to claim 17, further comprising, after patterning the magnetic recording layer together with said second wiring:
forming the magnetically fixed layer and the tunnel barrier layer on the magnetic recording layer; and forming a first wiring above the magnetically fixed layer and the tunnel barrier layer.
- 20. The method of manufacturing a semiconductor memory device according to claim 17, further comprising forming a constricted portion in the outside region, said constricted portion being positioned in a region where the magnetic recording layer and said second wiring are rendered narrower than the magnetically fixed layer and the tunnel barrier layer.
- 21. The method of manufacturing a semiconductor memory device according to claim 17, further comprising forming a folded portion in the outside region, said folded portion being a portion where the magnetic recording layer and said second wiring are bent in a direction differing from a direction in which said second wiring extends.
- 22. The method of manufacturing a semiconductor memory device according to claim 17, wherein the magnetic recording layer extends along said second wiring to reach at least an adjacent cell.
- 23-35. (canceled)
- 36. The method of manufacturing a semiconductor memory device according to claim 17, further comprising forming a metal layer in contact with the magnetically fixed layer.
- 37. The method of manufacturing a semiconductor memory device according to claim 17, wherein the magnetic recording layer is in contact with the second wiring.
- 38. The method of manufacturing a semiconductor memory device according to claim 17, wherein the magnetic recording layer extends over a plurality of cells.
- 39. The method of manufacturing a semiconductor memory device according to claim 17, further comprising forming a transistor or a diode electrically connected to the magneto resistive element.
- 40. The method of manufacturing a semiconductor memory device according to claim 17, wherein a portion of the magnetic recording layer extends along the second wiring from the inside region to the outside region.
- 41. The method of manufacturing a semiconductor memory device according to claim 17, wherein the tunnel barrier layer extends along the magnetic recording layer and the second wiring from the inside region to the outside region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2001-122883 |
Apr 2001 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This is a divisional application of application Ser. No. 10/125,374, filed Apr. 19, 2002. This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2001-122883, filed Apr. 20, 2001, and the entire contents of the parent application and the Japanese application are incorporated herein by reference.
Divisions (2)
|
Number |
Date |
Country |
Parent |
10656283 |
Sep 2003 |
US |
Child |
10879273 |
Jun 2004 |
US |
Parent |
10125374 |
Apr 2002 |
US |
Child |
10656283 |
Sep 2003 |
US |