1. Field of the Invention
The present invention relates generally to a semiconductor process, and more specifically to a semiconductor process, wherein an ozone saturated deionized water process is carried out to form an oxide layer and an annealing process is performed after a dielectric layer is formed.
2. Description of the Prior Art
Poly-silicon is conventionally used as a gate electrode in semiconductor devices such as metal-oxide-semiconductors (MOS). With the trend towards scaling down the size of semiconductor devices, conventional poly-silicon gates face such problems as lower performances due to boron penetration and unavoidable depletion effect, which enlarges the equivalent thickness of the gate dielectric layer, reduces the gate capacitance, and worsens the driving force of the devices. Therefore, work function metals that are suitable for use as the high-K gate dielectric layer are used to replace the conventional poly-silicon gate to be the control electrode.
Due to the material difference in a gate dielectric layer having a high dielectric constant and a substrate, a buffer layer will be deposited between both of them before the dielectric layer having a high dielectric constant is deposited on the substrate. The buffer layer may be an oxide layer, and may be formed by an in situ steam generation (ISSG) process. AS the size of semiconductor components are miniaturized, the effective oxide thickness (EOT) and the gate leakage (Jg) are difficult to minimize because of process limitations.
A semiconductor process that can reduce the effective oxide thickness (EOT) and the gate leakage (Jg), are extremely needed to reach the demand of semiconductor scaled down components.
The present invention provides a semiconductor process, which performs an ozone saturated deionized water process to form an oxide layer on the substrate; forms a dielectric layer on the oxide layer; and then performs an annealing process on the dielectric layer and the oxide layer. Thus, a semiconductor structure formed by the semiconductor process has a thinner effective oxide thickness and less gate leakage.
The present invention provides a semiconductor process including the following steps. A substrate is provided. An ozone saturated deionized water process is performed to form an oxide layer on the substrate. A dielectric layer is formed on the oxide layer. A post dielectric annealing (PDA) process is performed on the dielectric layer and the oxide layer.
According to the above, the present invention provides the semiconductor process which performs an ozone saturated deionized water process to form an oxide layer on the substrate; forms a dielectric layer on the oxide layer; and then performs an annealing process on the dielectric layer and the oxide layer. Therefore, the effective oxide thickness (EOT) and gate leakage (Jg) of the formed dielectric layer and oxide layer can be reduced by performing the ozone saturated deionized water process to form the oxide layer and performing a post dielectric annealing (PDA) process on the dielectric layer and the oxide layer.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
As shown in the middle part of
As shown in the bottom part of
The post dielectric annealing (PDA) process P2 may include an oxygen annealing process, an ammonia annealing process or a nitrogen annealing process etc. For example, the post dielectric annealing (PDA) process P2 may include performing an oxygen annealing process, an ammonia annealing process, or may be a two-stage process including performing a nitrogen annealing process after an oxygen annealing process and an ammonia annealing process, but it is not limited thereto. In a preferred embodiment, the post dielectric annealing (PDA) process P2 is an oxygen annealing process. Moreover, the annealing temperature of the post dielectric annealing (PDA) process P2 is preferred to be 600° C.˜900° C. Still in a preferred embodiment, the annealing temperature of the post dielectric annealing (PDA) process P2 is preferentially 700° C., so that a formed semiconductor structure can have good electrical curves (described in the following).
The semiconductor process of the present invention can be applied to form various semiconductor components. It will be applied to form a transistor below, paired with gate-last for high-k last, buffer layer last process, but it is not limited thereto. The semiconductor process of the present invention can also be applied to other gate-last processes or gate first processes.
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
The post dielectric annealing (PDA) process P2 may include an oxygen annealing process, an ammonia annealing process or a nitrogen annealing process etc. For example, the post dielectric annealing (PDA) process P2 may include performing only an oxygen annealing process, only an ammonia annealing process, or a two-stage process including a nitrogen annealing process after an oxygen annealing process and an ammonia annealing process, but it is not limited thereto. In a preferred embodiment, the post dielectric annealing (PDA) process P2 is an oxygen annealing process. Moreover, the annealing temperature of the post dielectric annealing (PDA) process P2 is preferred to be 600° C.˜900° C. Still in a preferred embodiment, the annealing temperature of the post dielectric annealing (PDA) process P2 is preferentially 700° C., so that a formed semiconductor structure can have good electrical curves (of
As shown in
After the metal layer 272 is formed, a work function metal layer 274 is formed on the metal layer 272, and a barrier layer (not shown) and a main electrode 276 are formed on the work function metal layer 274. The work function metal layer 274 may include a titanium nitride layer, an aluminum titanium layer, combinations of both or etc; the main electrode 276 may include a low-resistance conductor such as an aluminum electrode, but is not limited thereto. A planarized process is performed to remove the interdielectric layer 250 above the main electrode 276, the work function metal layer 274, the metal layer 272 and the dielectric layer 264, the metal gate process is then finished.
Above all, the present invention provides a semiconductor process, which cleans a substrate by dulite hydrofluoric acid; performs an ozone saturated deionized water process to form an oxide layer on the substrate; forms a dielectric layer on the oxide layer; and then performs a post dielectric annealing (PDA) process on the dielectric layer and the oxide layer. Therefore, the effective oxide thickness (EOT) and gate leakage (Jg) of the formed dielectric layer and oxide layer can be reduced through performing the ozone saturated deionized water process to form the oxide layer, and performing a post dielectric annealing (PDA) process on the dielectric layer and the oxide layer.
The post dielectric annealing (PDA) process P2 may include an oxygen annealing process, an ammonia annealing process or a nitrogen annealing process etc. For example, the post dielectric annealing (PDA) process P2 may include only an oxygen annealing process, only an ammonia annealing process, or a two-stage process comprising a nitrogen annealing process after an oxygen annealing process and an ammonia annealing process. In a preferred embodiment, the post dielectric annealing (PDA) process P2 is an oxygen annealing process. Furthermore, the annealing temperature of the post dielectric annealing (PDA) process P2 is preferred to be 600° C.˜900° C. Still in a preferred embodiment, the annealing temperature of the post dielectric annealing (PDA) process P2 is 700° C., so that a formed semiconductor structure can have good electrical curves.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
| Number | Name | Date | Kind |
|---|---|---|---|
| 5498768 | Nishitani | Mar 1996 | A |
| 6063698 | Tseng | May 2000 | A |
| 6251761 | Rodder | Jun 2001 | B1 |
| 6372581 | Bensahel et al. | Apr 2002 | B1 |
| 6380104 | Yu | Apr 2002 | B1 |
| 6451660 | Ma et al. | Sep 2002 | B1 |
| 6492217 | Bai | Dec 2002 | B1 |
| 6642066 | Halliyal | Nov 2003 | B1 |
| 6656852 | Rotondaro | Dec 2003 | B2 |
| 6696345 | Chau | Feb 2004 | B2 |
| 6818517 | Maes | Nov 2004 | B1 |
| 6818553 | Yu | Nov 2004 | B1 |
| 6841484 | Ying | Jan 2005 | B2 |
| 6855607 | Achuthan | Feb 2005 | B2 |
| 6921711 | Cabral, Jr. | Jul 2005 | B2 |
| 7012027 | Perng | Mar 2006 | B2 |
| 7013446 | Ohba | Mar 2006 | B2 |
| 7030430 | Doczy | Apr 2006 | B2 |
| 7074680 | Doczy | Jul 2006 | B2 |
| 7112495 | Ko | Sep 2006 | B2 |
| 7126199 | Doczy | Oct 2006 | B2 |
| 7135361 | Visokay | Nov 2006 | B2 |
| 7157378 | Brask | Jan 2007 | B2 |
| 7160767 | Brask | Jan 2007 | B2 |
| 7208366 | Tsai | Apr 2007 | B2 |
| 7250654 | Chen et al. | Jul 2007 | B2 |
| 7250658 | Doris | Jul 2007 | B2 |
| 7371649 | Cheng | May 2008 | B2 |
| 7381608 | Brask | Jun 2008 | B2 |
| 7384880 | Brask | Jun 2008 | B2 |
| 7488656 | Cartier | Feb 2009 | B2 |
| 7501336 | Doyle | Mar 2009 | B2 |
| 7521324 | Ohmi | Apr 2009 | B2 |
| 7531437 | Brask | May 2009 | B2 |
| 7592270 | Teo | Sep 2009 | B2 |
| 7601648 | Chua | Oct 2009 | B2 |
| 7745309 | Thakur et al. | Jun 2010 | B2 |
| 7824990 | Chang | Nov 2010 | B2 |
| 8071458 | Liu et al. | Dec 2011 | B1 |
| 20040007561 | Nallan | Jan 2004 | A1 |
| 20050118836 | Chou et al. | Jun 2005 | A1 |
| 20050202624 | Li | Sep 2005 | A1 |
| 20050275035 | Mathew | Dec 2005 | A1 |
| 20060054943 | Li | Mar 2006 | A1 |
| 20060094192 | Yang | May 2006 | A1 |
| 20060172548 | Wu | Aug 2006 | A1 |
| 20060211259 | Maes | Sep 2006 | A1 |
| 20060284271 | Doyle | Dec 2006 | A1 |
| 20070015365 | Chen | Jan 2007 | A1 |
| 20070066041 | Tsao et al. | Mar 2007 | A1 |
| 20070072376 | Chen | Mar 2007 | A1 |
| 20070218661 | Shroff | Sep 2007 | A1 |
| 20080061366 | Liu | Mar 2008 | A1 |
| 20080070395 | Yen | Mar 2008 | A1 |
| 20080157231 | Wang | Jul 2008 | A1 |
| 20090057759 | Obradovic | Mar 2009 | A1 |
| 20090057787 | Matsuki | Mar 2009 | A1 |
| 20090124097 | Cheng | May 2009 | A1 |
| 20090179283 | Adams | Jul 2009 | A1 |
| 20090200494 | Hatem | Aug 2009 | A1 |
| 20100044783 | Chuang | Feb 2010 | A1 |
| 20100048027 | Cheng | Feb 2010 | A1 |
| 20100062592 | Clark | Mar 2010 | A1 |
| 20100068877 | Yeh | Mar 2010 | A1 |
| 20100075507 | Chang | Mar 2010 | A1 |
| 20100081262 | Lim | Apr 2010 | A1 |
| 20100129994 | Awad | May 2010 | A1 |
| 20100184281 | Hsu | Jul 2010 | A1 |
| 20100219481 | Tseng et al. | Sep 2010 | A1 |
| 20110256682 | Yu et al. | Oct 2011 | A1 |
| 20110260255 | Wang et al. | Oct 2011 | A1 |
| 20120025327 | Ji et al. | Feb 2012 | A1 |
| 20120322220 | Chen et al. | Dec 2012 | A1 |
| Number | Date | Country | |
|---|---|---|---|
| 20130203230 A1 | Aug 2013 | US |