Claims
- 1. A transistor comprising:a semiconductive substrate; a stack of a gate dielectric layer over the semiconductive substrate, a first conductive layer over the gate dielectric layer, a second conductive layer different in composition from the first and received over the first, and an insulative cap over the second conductive layer; the first conductive layer of the stack having opposing outer lateral edges which are spaced less than one micron apart defining a channel length within the semiconductive substrate of less than one micron, the second conductive layer of the gate stack having opposing outer lateral edges which are recessed laterally within the opposing outer lateral edges of the first conductive layer and which are thereby spaced apart less than the opposing outer lateral edges of the first conductive layer are spaced apart, the insulative cap having opposing outer lateral edges in a final circuit construction of the transistor, the insulative cap having a topmost surface; and a continuously extending oxide layer formed over the insulative cap topmost surface and laterally over each of the outer lateral edges of the first conductive layer, over each of the outer lateral edges of the second conductive layer and over each of the outer lateral edges of the insulative cap in the final circuit construction of the transistor; the oxide layer in the final circuit construction of the transistor having opposing substantially continuous straight linear outermost lateral edges extending laterally along and laterally overlapping with all of each of the opposing outer lateral edges of the insulative cap and all of each of the opposing outer lateral edges of the second conductive layer.
- 2. The transistor of claim 1 wherein the opposing linear outer lateral edges of the oxide layer are formed to be less than 1 micron apart.
- 3. The transistor of claim 1 wherein the oxide layer has a lateral thickness of less than 100 Angstroms over the first conductive layer.
- 4. The transistor of claim 1 wherein the oxide layer has a lateral thickness of less than 100 Angstroms and greater than 10 Angstroms over the first conductive layer.
- 5. The transistor of claim 1 further comprising an insulative spacer formed laterally over the oxide layer.
- 6. The transistor of claim 1 further comprising an insulative spacer formed laterally over the oxide layer; the insulative spacer extending laterally along portions of each of the insulative cap, the first conductive layer, and the second conductive layer.
- 7. The transistor of claim 1 further comprising an insulative spacer formed laterally over the oxide layer, the insulative spacer being laterally narrower at its topmost portion as compared to its lowestmost portion.
- 8. The transistor of claim 1 further comprising an insulative spacer formed laterally over the oxide layer; the insulative spacer extending laterally along portions of each of the insulative cap, the first conductive layer, and the second conductive layer; and the insulative spacer being laterally narrower at its topmost portion as compared to its lowestmost portion.
RELATED PATENT DATA
This patent resulted from a divisional application of U.S. patent application Ser. No. 09/126,312, filed Jul. 30, 1998 now U.S. Pat. No. 6,143,611, entitled “Semiconductor Processing Methods, Methods of Forming Electronic Components, and Transistors”, naming Terry Gilton and David Korn as inventors, and which is now U.S. Pat. No. 6,143,619 the disclosure of which is incorporated by reference.
US Referenced Citations (38)
Foreign Referenced Citations (3)
Number |
Date |
Country |
58-25265 |
May 1983 |
JP |
62-90974 |
Sep 1987 |
JP |
01-073772 |
Mar 1989 |
JP |
Non-Patent Literature Citations (2)
Entry |
Wolf, Ph.D., Stanley et al., Silicon Processing for The VLSI Era, vol. 1, Lattice Press, pp. 208 and 212, 215-218 (1986). |
Wolf, Ph.D., Stanley et al., Silicon Processing for The VLSI Era, vol. II, Lattice Press, pp. 66-71 (undated). |