Claims
- 1. A semiconductor substrate, comprising:a semiconductor layer formed on a first layer through a second layer in a first environment, wherein said semiconductor layer is separated from said first layer in a second environment or after having undergone the second environment which is different from the first environment, a coupling force of said second layer with respect to at least one of said first layer and said semiconductor layer being lowered in the second environment, and distortion is not substantially applied to said semiconductor layer owing to a difference between itself and said first layer in their thermal expansion coefficient.
- 2. A semiconductor substrate according to claim 1, wherein said first layer is a sapphire substrate, said semiconductor layer is Group III nitride compound semiconductor, and said second layer is a metal which is in a solid state at a temperature of said first environment and is in a dissolved state at a temperature of said second environment; solid in said first environment and is dissolved in said second environment.
- 3. A method of manufacturing semiconductor substrate according to claim 1, wherein said semiconductor layer comprises a distortion absorbing layer having a first melting point and an underlying layer having a second melting point higher than the first melting point and the semiconductor layer is initially grown at a temperature higher than the first melting point of said distortion absorbing layer and lower than the second melting point of said underlying layer.
- 4. A semiconductor substrate according to claim 1, wherein said first layer is a sapphire substrate, said distortion absorbing layer of said second layer is made of In, said underlying layer thereof is made of Ti, and said semiconductor layer is made of Group III nitride compound semiconductor, andsaid semiconductor layer is initially grown at a substrate temperature lower than the first melting point, thereafter grown at a substrate temperature higher than the first melting point and lower than the second melting point, and is separated from said first layer after temperature lowering.
- 5. A semiconductor substrate according to claim 4, wherein said semiconductor layer is separated from said sapphire substrate in a state where said distortion absorbing layer is dissolved.
- 6. A semiconductor substrate according to claim 4, wherein said semiconductor layer is separated from said sapphire substrate after the substrate temperature has been lowered to room temperature.
Priority Claims (1)
Number |
Date |
Country |
Kind |
P.11-368752 |
Dec 1999 |
JP |
|
Parent Case Info
This application is a divisional of Ser. No. 09/748,234, filed Dec. 27, 2000, the entire contents of which are incorporated by reference herein.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4745607 |
Koch |
May 1988 |
A |
5846844 |
Akasaki et al. |
Dec 1998 |
A |
6117700 |
Orita et al. |
Sep 2000 |
A |
6294440 |
Tsuda et al. |
Sep 2001 |
B1 |
6342404 |
Shibata et al. |
Jan 2002 |
B1 |
Foreign Referenced Citations (2)
Number |
Date |
Country |
7-202265 |
Aug 1995 |
JP |
10-312971 |
Nov 1998 |
JP |