Claims
- 1. A semiconductor device constructed within an epitaxial tub of a first conductivity type formed within a dielectric material, comprising:
a surface diffusion region of a second conductivity type, opposite that of the first conductivity type, extending into the epitaxial tub; a trench surrounding and electrically isolating the epitaxial tub; a metallization line coupled to the surface diffusion traversing the semiconductor device and the trench; a first field limiting diffusion region of the second conductivity type disposed between the surface diffusion region and the trench and below the metallization line; a poly field plate positioned over the trench and beneath the metallization line; and a first contact coupled to the field limiting diffusion region, the first contact extending below the metallization line and overlapping the poly field plate.
- 2. The semiconductor device of claim 1, further comprising a semiconductor substrate upon which the dielectric material is disposed.
- 3. The semiconductor device of claim 1, further comprising an extended epi region extending into the dielectric material below the surface diffusion region.
- 4. The semiconductor device of claim 3, further comprising a buring field region positioned below the surface diffusion region and within the epitaxial tub.
- 5. The semiconductor device of claim 1, further comprising:
a second field limiting diffusion region in the epitaxial tub disposed between the surface diffusion region and the first field limiting diffusion region and below the metallization line; and a second contact coupled to the second field limiting diffusion region, the second contact extending to a region below the metallization line in close proximity to the first contact.
- 6. A method of extending the breakdown voltage of a semiconductor device constructed in an epitaxial tub formed within a dielectric material, the semiconductor device surrounded by a polysilicon-filled trench and including a surface diffusion region extending into the epitaxial tub from a top surface of the epitaxial tub and a metallization line coupled to the surface diffusion region and traversing the semiconductor device and the polysilicon-filled trench, the method comprising the steps of:
inserting a poly field plate over the polysilicon-filled trench and beneath the metallization line; inserting a first field limiting diffusion region in the epitaxial tub between the surface diffusion region and the polysilicon-filled trench and below the metallization line; and coupling a first contact to the field limiting diffusion region, the first contact extending to a region below the metallization line and overlapping the poly field plate.
- 7. The method of claim 6, further comprising the steps of:
inserting a second field limiting diffusion region in the epitaxial tub between the surface diffusion region and the first field limiting diffusion region and below the metallization line; and coupling a second contact to the second field limiting diffusion region, the second contact extending to a region below the metallization line in close proximity to the first contact.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 09/493,955, filed on Jan. 28, 2000.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09827399 |
Apr 2001 |
US |
Child |
10413852 |
Apr 2003 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09493955 |
Jan 2000 |
US |
Child |
09827399 |
Apr 2001 |
US |