Claims
- 1. A field effect transistor comprising:
- a. a substrate;
- b. a buffer layer adjacent said substrate;
- c. an active layer adjacent said buffer layer and having a gate region and a drain region and a source region;
- d. a channel region formed in said active layer intermediate said source region and said drain region, said channel region including a first portion of reduced thickness between said gate region and said drain region;
- e. a source degenerate layer on said source region of said active layer;
- f. a drain degenerate layer on said drain region of said active layer;
- g. a source contact on said source degenerate layer;
- h. a drain contact on said drain degenerate layer; and
- i. a gate contact on said gate region of said active layer;
- j. the thickness of said first portion of said channel region between said gate region and said drain region being less than the thickness of said channel region under said gate contact.
- 2. The field effect transistor of claim 1 wherein the thickness of said first portion of said channel region is equal to the undepleted channel thickness within a second portion of said channel region adjacent said first portion.
- 3. The field effect transistor of claim 1 wherein the cross-sectional area of said first portion is less than a second portion of said channel region adjacent said source region.
- 4. The field effect transistor of claim 1 wherein said substrate, said buffer layer, said active layer, said drain degenerate layer and said source degenerate layer comprise silicon carbide.
- 5. The field effect transistor of claim 1 wherein said substrate, said buffer layer, said active layer, said drain degenerate layer and said source degenerate layer comprise gallium nitride.
- 6. The field effect transistor of claim 1 wherein said buffer layer is a p type.
- 7. The field effect transistor of claim 1 wherein said active layer is a n type.
- 8. The field effect transistor of claim 1 wherein each of said source degenerate layer and said drain degenerate layer is a n+ type.
- 9. The field effect transistor of claim 4 wherein said buffer layer is a p type, and said active layer is a n type and each of said source degenerate layer and said drain degenerate layer is a n+ type.
- 10. The field effect transistor of claim 5 wherein said buffer layer is a p type, and said active layer is a n type and each of said source degenerate layer and said drain degenerate layer is a n+ type.
- 11. The field effect transistor of claim 1 further comprising a silicon carbide layer intermediate said gate contact and said active layer.
- 12. The field effect transistor of claim 1 further comprising a silicon dioxide layer intermediate said gate contact and said active layer.
- 13. The field effect transistor of claim 1 further comprising a surface-effect-suppressive layer which covers a portion of said active layer.
- 14. The field effect transistor of claim 3 wherein said surface-effect-suppressive layer covers a portion of said source degenerate layer and said drain degenerate layer.
- 15. The field effect transistor of claim 13 wherein the thickness of said first portion of said channel region is equal to the undepleted channel thickness within a second portion of said channel region adjacent said first portion.
- 16. The field effect transistor of claim 13 wherein the cross-sectional area of said first portion is less than a second portion of said channel region adjacent said source region.
- 17. The field effect transistor of claim 13 wherein said buffer layer is a p type, and said active layer is a n type and each of said source degenerate layer and said drain degenerate layer is a n+ type.
- 18. The field effect transistor of claim 13 wherein said substrate, said buffer layer, said active layer, said drain degenerate layer and said source degenerate layer comprise one of silicon carbide and gallium nitride.
RELATED APPLICATION
This application is a continuation-in-part of co-pending United States patent application entitled "Silicon Carbide Power MESFET", filed Oct. 18, 1995 and having Ser. No. 08/544,626, and hereby incorporated by reference.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
"Split-Gate Field-Effect Transistor" by Michael Shur, Appl. Phys. Lett. 54 (2), Jan. 9, 1989. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
544626 |
Oct 1995 |
|