Claims
- 1. A process for forming a tunnel oxide for a flash memory cell, comprising
- depositing a first SiO.sub.2 layer on a silicon substrate having a first dopant type,
- implanting O.sub.2 in said substrate through said first SiO.sub.2 layer, to form a layer of silicon implanted with oxygen,
- stripping said first SiO.sub.2 layer,
- growing a second SiO.sub.2 layer on said substrate, and
- annealing said substrate and said second SiO.sub.2 layer to form a silicon enriched oxide layer between said substrate and said second SiO.sub.2 layer.
- 2. The process of claim 1, wherein said O.sub.2 penetrates into said silicon substrate to a depth of at least 100 .ANG. to ensure formation of said silicon enriched rich oxide layer.
- 3. The process of claim 1, wherein said second SiO.sub.2 layer is deposited to a thickness of approximately 100 .ANG..
- 4. The process of claim 2, wherein said O.sub.2 implantation is at an energy of approximately 50 kev and a dose unit in the range of 10.sup.16 to 10.sup.18 /cm.sup.2.
- 5. The process of claim 1, wherein said annealing takes place at a temperature of approximately 750.degree. C. to 950.degree. C. for a duration of approximately 60 minutes.
- 6. The process of claim 1, wherein said second SiO.sub.2 layer is grown by thermal oxidation.
- 7. The process of claim 6, wherein said thermal oxidation partially oxidizes said silicon layer implanted with oxygen.
- 8. The process of claim 1, further comprises forming a floating gate on said second SiO.sub.2 layer, forming a dielectric layer on said floating gate and forming a control gate on said dielectric layer.
Parent Case Info
This is a continuation of application Ser. No. 08/524,312, now abandoned filed Sep. 6, 1995.
US Referenced Citations (3)
Non-Patent Literature Citations (1)
Entry |
H.E. Maes, J. Withers & G. Groeseneken, "Trends in Non-Volatile Memory Devices and Technologies", Solid State Devices, pp. 157-168 (1988). |
Continuations (1)
|
Number |
Date |
Country |
Parent |
524312 |
Sep 1995 |
|