The present invention relates generally to integrated circuits and relates more specifically to metal patterning processes for use in manufacturing integrated circuits.
Integrated circuits (ICs) commonly use copper interconnects (or “lines”) to connect transistors and other semiconductor devices on the ICs. These interconnects are typically fabricated using an additive damascene process in which an underlying insulating layer (e.g., silicon oxide) is patterned with open trenches.
Conventional damascene processing such as that described above is not always compatible with the trend toward smaller feature sizes in modern complementary metal-oxide-semiconductor (CMOS) technology. For instance, modern CMOS technology may require lines having widths of less than forty nanometers and aspect ratios (i.e., line height: line width) of approximately 2:1. Attempting conventional damascene processing within these parameters often results in poor liner/seed coverage on the walls of the trenches (e.g., as illustrated at 102 in
One embodiment of an integrated circuit includes a plurality of semiconductor devices and a plurality of conductive lines connecting the plurality of semiconductor devices, wherein at least some of the plurality of conductive lines have pitches of less than one hundred nanometers and sidewall tapers of between approximately eighty and ninety degrees.
Another embodiment of an integrated circuit includes a plurality of semiconductor devices and a plurality of conductive lines connecting the plurality of semiconductor devices, wherein at least some of the plurality of conductive lines are fabricated by providing a layer of conductive metal in a multi-layer structure fabricated upon a wafer and sputter etching the layer of conductive metal using a methanol plasma, wherein a portion of the layer of conductive metal that remains after the sputter etching forms the one or more conductive lines.
So that the manner in which the above recited features of the present invention can be understood in detail, a more particular description of the invention may be had by reference to embodiments, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only typical embodiments of this invention and are therefore not to be considered limiting of its scope, for the invention may admit to other equally effective embodiments.
In one embodiment, the invention is a method and apparatus for metal patterning using a sputter etch process. Embodiments of the invention pattern fine metal lines on an insulating layer of an integrated circuit via a subtractive process (i.e., a process that creates a desired structure by removing material rather than by adding material). In a particular embodiment, the subtractive process uses methanol etch chemistry. The methanol etch process may comprise a single-step process including only a methanol plasma etch, or a two-step process including methanol plasma etch followed by a second plasma etch using a different plasma chemistry. The disclosed process maximizes metal grain growth and minimizes metal resistivity. In addition, the disclosed process allows for flexibility in the choice of materials used for trench liners and minimizes low-k/ultra-low-k damage phenomena due to hard mask stripping and chemical mechanical polishing.
In particular,
The CMOS device 200 generally comprises a plurality of layers at this intermediate stage in the processing, including: a silicon wafer 202, a first dielectric layer 204 (e.g., comprising silicon dioxide (SiO2), silicon nitride (Si3N4), silicon oxynitride (SiON), or a low-k dielectric) formed on the silicon wafer 202, a first liner layer 206 (e.g., comprising tantalum (Ta), tantalum nitride (TaN), cobalt (Co), manganese (Mn), manganese oxides (MnOx), or manganese silicates (MnSixOy)) formed on the first dielectric layer 204, a conductive metal layer 208 (e.g., comprising copper (Cu), a copper alloy, gold (Au), nickel (Ni), cobalt (Co), or any other material that does not readily form a volatile species) formed on the first liner layer 206, a first hard mask layer 210 (e.g., comprising tantalum (Ta), niobium (Nb), or vanadium (V)) formed on the conductive metal layer 208, a second hard mask layer 212 (e.g., comprising SiO2 or Si3N4) formed on the first hard mask layer 210, an organic underlayer 214 (e.g., comprising near frictionless carbon (NFC) or an organic planarizing layer (OPL)) formed on the second hard mask layer 212, and a photoresist or electron beam resist layer 216 (e.g., comprising hydrogen silsesquioxane (HSQ)) formed on the organic underlayer 214.
As illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
The present invention thus enables the fabrication of CMOS devices having small features sizes (e.g., lines widths of less than forty nanometers and/or pitches of less than one hundred nanometers). The resultant CMOS device 200 is fabricated with minimal damage to the ultra-low-k dielectric material and trenches, which are substantially free of voids and defects. The process also results in maximized grain growth and minimized resistivity in the interconnects of the CMOS device 200. Furthermore, the use of methanol to etch the interconnects minimizes the surface roughening effect on the surface of the metal as compared to conventional damascene processes, thereby better maintaining the metal's conductivity.
As discussed above, the methanol plasma etch process that is used to remove portions of the conductive metal layer 208 can comprise either a single etch step using methanol plasma (as illustrated in
As illustrated in
The first etch step removes a first portion of the exposed conductive metal layer 208 (i.e., the portion of the conductive metal layer 208 not residing directly beneath the first hard mask layer 210). In one embodiment, the first sputter etch step removes the conductive metal layer 208 at a first etch rate (e.g., approximately one hundred nanometers per minute).
As illustrated in
The second sputter/metal surface modification etch step provides a soft landing for the etch of the conductive metal layer 208. Helium plasma is a good process plasma to use in the second etch step because its characteristics (e.g., lighter ion mass and high VUV emissions compared to other plasma gases) result in increased etch selectivity to the organic materials in the CMOS device 200 (e.g., the photoresist layer 216, underlayers such as the organic underlayer 214, and low-k/ultra-low-k dielectric materials). In particular, the high VUV emissions (e.g., approximately twenty electronvolts at a wavelength of around sixty nanometers) can increase the etch resistances of the organic/inorganic and low-k/ultra-low-k dielectric materials and allow these materials to be cured (typically through increased cross linking and/or elimination of reactive dangling bonds). This controls the roughness of the metal lines. The lighter ion mass of the helium increases the etch selectivity against materials not being removed, leads to less damage to low-k/ultra-low-k dielectric materials, and improves the time-dependent dielectric breakdown.
While the foregoing is directed to embodiments of the present invention, other and further embodiments of the invention may be devised without departing from the basic scope thereof. Various embodiments presented herein, or portions thereof, may be combined to create further embodiments. Furthermore, terms such as top, side, bottom, front, back, and the like are relative or positional terms and are used with respect to the exemplary embodiments illustrated in the figures, and as such these terms may be interchangeable.
This application is a continuation of U.S. patent application Ser. No. 13/671,186, filed Nov. 7, 2012, which is herein incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4557796 | Druschke et al. | Dec 1985 | A |
4838994 | Gulde et al. | Jun 1989 | A |
5318662 | Douglas | Jun 1994 | A |
5354416 | Okudaira et al. | Oct 1994 | A |
5431774 | Douglas | Jul 1995 | A |
5578166 | Hirota | Nov 1996 | A |
6010603 | Ye et al. | Jan 2000 | A |
6033986 | Itoh | Mar 2000 | A |
6103630 | Lee et al. | Aug 2000 | A |
6214423 | Lee et al. | Apr 2001 | B1 |
6355979 | Tesauro et al. | Mar 2002 | B2 |
6498109 | Iyer | Dec 2002 | B2 |
6534416 | Ye et al. | Mar 2003 | B1 |
6797640 | Tesauro et al. | Sep 2004 | B2 |
7994581 | Jeon et al. | Aug 2011 | B2 |
8633117 | Cabral et al. | Jan 2014 | B1 |
20030052079 | Yoshioka et al. | Mar 2003 | A1 |
20050016957 | Kodaira et al. | Jan 2005 | A1 |
20050142844 | Ahn | Jun 2005 | A1 |
20060214191 | Nishimura | Sep 2006 | A1 |
20070001307 | Usui et al. | Jan 2007 | A1 |
20070029643 | Johnson et al. | Feb 2007 | A1 |
20080087998 | Kamins et al. | Apr 2008 | A1 |
20090197404 | Yang | Aug 2009 | A1 |
20100237042 | Nguyen et al. | Sep 2010 | A1 |
20100244158 | Hu et al. | Sep 2010 | A1 |
20100304504 | Shinde et al. | Dec 2010 | A1 |
20100310902 | Osada et al. | Dec 2010 | A1 |
20110000880 | Kamata et al. | Jan 2011 | A1 |
20120038056 | Cabral et al. | Feb 2012 | A1 |
20120049356 | Migita et al. | Mar 2012 | A1 |
20120261828 | Bruce et al. | Oct 2012 | A1 |
20130009305 | Oshida | Jan 2013 | A1 |
Number | Date | Country |
---|---|---|
6204184 | Jul 1994 | JP |
6204185 | Jul 1994 | JP |
6204186 | Jul 1994 | JP |
7029878 | Jan 1995 | JP |
Entry |
---|
“Temperature Effects and Optical Emission Spectroscopy Studies of Hydrogen—Based Plasma Etching of Copper” Fangyu Wu, Galit Levitin and Dennis W. Hess, Journal of Electrochemical Society, 159 (2) pp. H12-H124 (2012). |
“Mechanistic Consideration of Low Temperature Hydrogen-Based Plasma Etching of Cu” Fangyu Wu, Galit Levitin and Dennis W. Hess. School of Chemical and Biomolecular Engineering, Georgia Institute of Technology, 311 Ferst Drive Atlanta, Georgia 30332-0100 published Jan. 2011 pp. 1011013-1-01013-7. |
“Low-Temperature Etching of Cu by Hydrogen-Based Plasmas” Fangyu Wu, Galit Levitin and Dennis W. Hess. School of Chemical and Biomolecular Engineering, Georgia Institute of Technology, 311 Ferst Drive Atlanta, Georgia 30332-0100 published on web Jul. 16, 2010 pp. 2175-2179. |
“Patterning of Cu Films by a Two-Step Plasma Etching Process at Low Temperature” Fangyu Wu, Galit Levitin and Dennis W. Hess, Journal of Electrochemical Society, 157 (4) pp. H474-H478 (2010). |
“Low Temperature Copper Etching Using an Inductively Coupled Plasma with Ultraviolet Light Irradiation” Kang-Sik Choi and Chul-Hi Han. Journal of Electrochemical Society, vol. 145 No. 3 Mar. 1998 pp. L37-L39. |
Number | Date | Country | |
---|---|---|---|
20140124870 A1 | May 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13671186 | Nov 2012 | US |
Child | 13970678 | US |